參數(shù)資料
型號(hào): XC2C128-7CPG132C
廠商: Xilinx Inc
文件頁數(shù): 15/16頁
文件大?。?/td> 0K
描述: IC CR-II CPLD 128MCELL 132-BGA
標(biāo)準(zhǔn)包裝: 360
系列: CoolRunner II
可編程類型: 系統(tǒng)內(nèi)可編程
最大延遲時(shí)間 tpd(1): 7.0ns
電壓電源 - 內(nèi)部: 1.7 V ~ 1.9 V
邏輯元件/邏輯塊數(shù)目: 8
宏單元數(shù): 128
門數(shù): 3000
輸入/輸出數(shù): 100
工作溫度: 0°C ~ 70°C
安裝類型: 表面貼裝
封裝/外殼: 132-TFBGA,CSPBGA
供應(yīng)商設(shè)備封裝: 132-CSPBGA(8x8)
包裝: 托盤
產(chǎn)品目錄頁面: 600 (CN2011-ZH PDF)
其它名稱: 122-1396
CoolRunner-II CPLD Family
8
DS090 (v3.1) September 11, 2008
Product Specification
R
nally generated DataGATE control logic can be assigned to
this I/O pin with the BUFG=DATA_GATE attribute.
Global Signals
Global signals, clocks (GCK), sets/resets (GSR), and output
enables (GTS), are designed to strongly resemble each
other. This approach enables design software to make the
best utilization of their capabilities. Each global capability is
supplemented by a corresponding product term version.
Figure 7 shows the common structure of the global signal
trees. The pin input is buffered, then drives multiple internal
global signal traces to deliver low skew and reduce loading
delays. GCK, GSR, and GTS can also be used as general
purpose I/Os if they are not needed as global signals. The
DataGATE assertion rail is also a global signal.
Figure 6: DataGATE Architecture (output drivers not shown)
PLA
MC1
MC2
MC16
DS090_06_111201
PLA
DataGATE Assertion Rail
PLA
AIM
MC1
MC2
MC16
MC1
MC2
MC16
MC1
MC2
MC16
To AIM
Latch
To AIM
Latch
To AIM
Latch
To AIM
Latch
Figure 7: Global Clocks (GCK), Sets/Resets (GSR), and
Output Enables (GTS)
DS090_07_101001
相關(guān)PDF資料
PDF描述
RSA36DRMD-S288 CONN EDGECARD 72POS .125 EXTEND
LTC1647-2IS8#PBF IC CONTROLLR HOTSWAP DUAL 8-SOIC
10018783-10213TLF CONN PCI EXPRESS 164POS VERT PCB
XC2C128-7VQG100C IC CR-II CPLD 128MCELL 100-VQFP
GCM31A7U2J330JX01D CAP CER 33PF 630V 5% U2J 1206
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
XC2C128-7CPG132CS1 制造商:Xilinx 功能描述:
XC2C128-7CPG132I 功能描述:IC CR-II CPLD 128MCELL 132CSBGA RoHS:是 類別:集成電路 (IC) >> 嵌入式 - CPLD(復(fù)雜可編程邏輯器件) 系列:CoolRunner II 標(biāo)準(zhǔn)包裝:24 系列:CoolRunner II 可編程類型:系統(tǒng)內(nèi)可編程 最大延遲時(shí)間 tpd(1):7.1ns 電壓電源 - 內(nèi)部:1.7 V ~ 1.9 V 邏輯元件/邏輯塊數(shù)目:24 宏單元數(shù):384 門數(shù):9000 輸入/輸出數(shù):173 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:208-BFQFP 供應(yīng)商設(shè)備封裝:208-PQFP(28x28) 包裝:托盤
XC2C128-7TQ144C 制造商:Xilinx 功能描述:CPLD COOLRUNNER-II 3K GATES 128 MCRCLLS 300MHZ 0.18UM 1.8V 1 - Trays 制造商:Xilinx 功能描述:IC CR-II CPLD 128MCELL 144-QFP
XC2C128-7TQ144CES 制造商:Xilinx 功能描述:FLASH PLD, 7.5 NS, PQFP144
XC2C128-7TQ144I 制造商:Xilinx 功能描述:CPLD COOLRUNNER-II 3K GATES 128 MCRCLLS 300MHZ 0.18UM 1.8V 1 - Trays 制造商:Xilinx 功能描述:IC SYSTEM GATE 制造商:Xilinx 功能描述:IC CR-II CPLD 128MCELL 144-QFP