參數(shù)資料
型號: XC2C64A-7VQG44I
廠商: Xilinx Inc
文件頁數(shù): 11/16頁
文件大小: 0K
描述: IC CR-II CPLD 64MCELL 44-VQFP
標準包裝: 160
系列: CoolRunner II
可編程類型: 系統(tǒng)內可編程
最大延遲時間 tpd(1): 6.7ns
電壓電源 - 內部: 1.7 V ~ 1.9 V
邏輯元件/邏輯塊數(shù)目: 4
宏單元數(shù): 64
門數(shù): 1500
輸入/輸出數(shù): 33
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 44-TQFP
供應商設備封裝: 44-VQFP(10x10)
包裝: 托盤
配用: 122-1536-ND - KIT STARTER SPARTAN-3E
122-1532-ND - KIT DEVELOPMENT SPARTAN 3ADSP
其它名稱: 122-1708
XC2C64A-7VQG44I-ND
CoolRunner-II CPLD Family
4
DS090 (v3.1) September 11, 2008
Product Specification
R
path. The BSC and ISP block has the JTAG controller and
In-System Programming Circuits.
Function Block
The CoolRunner-II CPLD FBs contain 16 macrocells, with
40 entry sites for signals to arrive for logic creation and con-
nection. The internal logic engine is a 56 product term PLA.
All FBs, regardless of the number contained in the device,
are identical. For a high-level view of the FB, see Figure 2.
At the high level, the product terms (p-terms) reside in a
programmable logic array (PLA). This structure is extremely
flexible, and very robust when compared to fixed or cas-
caded product term FBs.
Classic CPLDs typically have a few product terms available
for a high-speed path to a given macrocell. They rely on
capturing unused p-terms from neighboring macrocells to
expand their product term tally, when needed. The result of
this architecture is a variable timing model and the possibil-
ity of stranding unusable logic within the FB.
The PLA is different — and better. First, any product term
can be attached to any OR gate inside the FB macrocell(s).
Second, any logic function can have as many p-terms as
needed attached to it within the FB, to an upper limit of 56.
Third, product terms can be re-used at multiple macrocell
OR functions so that within a FB, a particular logical product
need only be created once, but can be re-used up to 16
times within the FB. Naturally, this plays well with the fitting
software, which identifies product terms that can be shared.
The software places as many of those functions as it can
into FBs, so it happens for free. There is no need to force
macrocell functions to be adjacent or any other restriction
save residing in the same FB, which is handled by the soft-
ware. Functions need not share a common clock, common
set/reset, or common output enable to take full advantage of
the PLA. Also, every product term arrives with the same
time delay incurred. There are no cascade time adders for
putting more product terms in the FB. When the FB product
term budget is reached, there is a small interconnect timing
penalty to route signals to another FB to continue creating
logic. Xilinx design software handles all this automatically.
Figure 1: CoolRunner-II CPLD Architecture
Function
Block 1
Function
Block n
PLA
I/O
Blocks
I/O
Blocks
16
40
16 FB
16
I/O Pin
MC1
MC2
MC16
MC1
MC2
MC16
DS090_01_121201
AIM
I/O Pin
Direct Inputs
BSC and ISP
Clock and Control Signals
BSC Path
Direct Inputs
I/O Pin
JTAG
Figure 2: CoolRunner-II CPLD Function Block
PLA
16
40
3
MC1
Out
To AIM
Global
Clocks
Global
Set/Reset
MC2
MC16
DS090_02_101001
相關PDF資料
PDF描述
CWR09HK336KB CAP TANT 33UF 15V 10% 2915
ESM43DTAT-S189 CONN EDGECARD 86POS R/A .156 SLD
XC9572XL-10TQG100C IC CPLD 1.6K 72MCELL 100-TQFP
GMM43DREF CONN EDGECARD 86POS .156 EYELET
R2D12-1209/P CONV DC/DC 2W +/-9VOUT SMD
相關代理商/技術參數(shù)
參數(shù)描述
XC2C64SERIES 制造商:未知廠家 制造商全稱:未知廠家 功能描述:CoolRunner-II CPLD
XC2JC101 制造商:Schneider Electric 功能描述:LIMIT SWITCH 600VDC 10AMP XC2J +OPTIONS 制造商:SCHNEIDER ELECTRIC 功能描述:Switch Access Limit Switch
XC2JC10111 制造商:Schneider Electric 功能描述:LIMIT SWITCH XC2JC10111
XC2JC10131 制造商:Schneider Electric 功能描述:LIMIT SWITCH 600VAC 10A XC +OPT-(METRIC) 制造商:SCHNEIDER ELECTRIC 功能描述:Switch Access Limit Switch
XC2JC10151 制造商:Schneider Electric 功能描述:LIMIT SWITCH 600VAC 10A XC +OPTIONS 制造商:SCHNEIDER ELECTRIC 功能描述:Switch Access Limit Switch Contact Block