• <dfn id="thfuu"><thead id="thfuu"><legend id="thfuu"></legend></thead></dfn><form id="thfuu"></form>
    <code id="thfuu"><label id="thfuu"></label></code>
    <big id="thfuu"><tr id="thfuu"><menu id="thfuu"></menu></tr></big>
  • 參數(shù)資料
    型號: XC2S30-5VQG100C
    廠商: Xilinx Inc
    文件頁數(shù): 41/99頁
    文件大?。?/td> 0K
    描述: IC FPGA 2.5V 216 CLB'S 100-VQFP
    標(biāo)準(zhǔn)包裝: 90
    系列: Spartan®-II
    LAB/CLB數(shù): 216
    邏輯元件/單元數(shù): 972
    RAM 位總計: 24576
    輸入/輸出數(shù): 60
    門數(shù): 30000
    電源電壓: 2.375 V ~ 2.625 V
    安裝類型: 表面貼裝
    工作溫度: 0°C ~ 85°C
    封裝/外殼: 100-TQFP
    供應(yīng)商設(shè)備封裝: 100-VQFP(14x14)
    產(chǎn)品目錄頁面: 599 (CN2011-ZH PDF)
    其它名稱: 122-1513-5
    Spartan-II FPGA Family: Functional Description
    DS001-2 (v2.8) June 13, 2008
    Module 2 of 4
    Product Specification
    46
    R
    SSTL3 Class I
    A sample circuit illustrating a valid termination technique for
    SSTL3_I appears in Figure 47. DC voltage specifications
    appear in Table 25 for the SSTL3_I standard. See "DC
    Specifications" in Module 3 for the actual FPGA
    characteristics.
    SSTL3 Class II
    A sample circuit illustrating a valid termination technique for
    SSTL3_II appears in Figure 48. DC voltage specifications
    appear in Table 26 for the SSTL3_II standard. See "DC
    Specifications" in Module 3 for the actual FPGA
    characteristics.
    Figure 47: Terminated SSTL3 Class I
    Table 25: SSTL3_I Voltage Specifications
    Parameter
    Min
    Typ
    Max
    VCCO
    3.0
    3.3
    3.6
    VREF = 0.45 × VCCO
    1.3
    1.5
    1.7
    VTT = VREF
    1.3
    1.5
    1.7
    VIH ≥ VREF + 0.2
    1.5
    1.7
    3.9(1)
    VIL ≤ VREF – 0.2
    –0.3(2)
    1.3
    1.5
    VOH ≥ VREF + 0.6
    1.9
    -
    VOL ≤ VREF – 0.6
    -
    1.1
    IOH at VOH (mA)
    –8
    -
    IOL at VOL (mA)
    8
    -
    Notes:
    1.
    VIH maximum is VCCO + 0.3.
    2.
    VIL minimum does not conform to the formula.
    VREF = 1.5V
    VCCO = 3.3V
    50
    Ω
    Z = 50
    SSTL3 Class I
    DS001_47_061200
    VTT = 1.5V
    25
    Ω
    Figure 48: Terminated SSTL3 Class II
    Table 26: SSTL3_II Voltage Specifications
    Parameter
    Min
    Typ
    Max
    VCCO
    3.0
    3.3
    3.6
    VREF = 0.45 × VCCO
    1.3
    1.5
    1.7
    VTT = VREF
    1.3
    1.5
    1.7
    VIH ≥ VREF + 0.2
    1.5
    1.7
    3.9(1)
    VIL ≤ VREF – 0.2
    –0.3(2)
    1.3
    1.5
    VOH ≥ VREF + 0.8
    2.1
    -
    VOL ≤ VREF – 0.8
    -
    0.9
    IOH at VOH (mA)
    –16
    -
    IOL at VOL (mA)
    16
    -
    Notes:
    1.
    VIH maximum is VCCO + 0.3
    2.
    VIL minimum does not conform to the formula
    VREF = 1.5V
    VCCO = 3.3V
    50
    Ω
    Z = 50
    SSTL3 Class II
    DS001_48_061200
    VTT = 1.5V
    50
    Ω
    VTT = 1.5V
    25
    Ω
    相關(guān)PDF資料
    PDF描述
    VI-27L-CW-F2 CONVERTER MOD DC/DC 28V 100W
    XC3S50AN-4TQG144C IC SPARTAN-3AN FPGA 50K 144TQFP
    XC3S50A-4FTG256C IC SPARTAN-3A FPGA 50K 256FTBGA
    VI-B5D-CX CONVERTER MOD DC/DC 85V 75W
    VI-27K-CW-F4 CONVERTER MOD DC/DC 40V 100W
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    XC2S30-5VQG100I 制造商:Xilinx 功能描述:FPGA SPARTAN-II 30K GATES 972 CELLS 263MHZ 2.5V 100VTQFP - Trays 制造商:Xilinx 功能描述:IC SYSTEM GATE
    XC2S30-6CS144C 功能描述:IC FPGA 2.5V C-TEMP 144-CSBGA RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:Spartan®-II 標(biāo)準(zhǔn)包裝:40 系列:Spartan® 6 LX LAB/CLB數(shù):3411 邏輯元件/單元數(shù):43661 RAM 位總計:2138112 輸入/輸出數(shù):358 門數(shù):- 電源電壓:1.14 V ~ 1.26 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 100°C 封裝/外殼:676-BGA 供應(yīng)商設(shè)備封裝:676-FBGA(27x27)
    XC2S30-6CS144I 制造商:XILINX 制造商全稱:XILINX 功能描述:Spartan-II 2.5V FPGA Family:Introduction and Ordering Information
    XC2S30-6CSG144C 制造商:Xilinx 功能描述:FPGA SPARTAN-II 30K GATES 972 CELLS 263MHZ 2.5V 144CSBGA - Trays
    XC2S30-6CSG144I 制造商:XILINX 制造商全稱:XILINX 功能描述:Spartan-II FPGA Family