參數(shù)資料
型號: XC2S300E-6FTG256C
廠商: Xilinx Inc
文件頁數(shù): 40/108頁
文件大小: 0K
描述: IC SPARTAN-IIE FPGA 300K 256FBGA
產(chǎn)品變化通告: FPGA Family Discontinuation 18/Apr/2011
標(biāo)準(zhǔn)包裝: 90
系列: Spartan®-IIE
LAB/CLB數(shù): 1536
邏輯元件/單元數(shù): 6912
RAM 位總計: 65536
輸入/輸出數(shù): 182
門數(shù): 300000
電源電壓: 1.71 V ~ 1.89 V
安裝類型: 表面貼裝
工作溫度: 0°C ~ 85°C
封裝/外殼: 256-LBGA
供應(yīng)商設(shè)備封裝: 256-FTBGA
其它名稱: 122-1325
DS077-3 (v3.0) August 9, 2013
37
Product Specification
Spartan-IIE FPGA Family: DC and Switching Characteristics
R
— OBSOLETE — OBSOLETE — OBSOLETE — OBSOLETE —
IOB Input Switching Characteristics(1)
Input delays associated with the pad are specified for LVTTL levels. For other standards, adjust the delays with the values
Symbol
Description
Device
Speed Grade
Units
-7
-6
Min
Max
Min
Max
Propagation Delays
TIOPI
Pad to I output, no delay
All
0.4
0.8
0.4
0.8
ns
TIOPID
Pad to I output, with delay
All
0.5
1.0
0.5
1.0
ns
TIOPLI
Pad to output IQ via transparent latch,
no delay
All
0.7
1.5
0.7
1.6
ns
TIOPLID
Pad to output IQ via transparent latch,
with delay
XC2S50E
1.3
3.0
1.3
3.1
ns
XC2S100E
1.3
3.0
1.3
3.1
ns
XC2S150E
1.3
3.2
1.3
3.3
ns
XC2S200E
1.3
3.2
1.3
3.3
ns
XC2S300E
1.3
3.2
1.3
3.3
ns
XC2S400E
1.4
3.2
1.4
3.4
ns
XC2S600E
1.5
3.5
1.5
3.7
ns
Sequential Delays
TIOCKIQ
Clock CLK to output IQ
All
0.1
0.7
0.1
0.7
ns
Setup/Hold Times with Respect to Clock CLK
TIOPICK / TIOICKP
Pad, no delay
All
1.4 / 0
-
1.5 / 0
-
ns
TIOPICKD / TIOICKPD Pad, with delay
XC2S50E
2.9 / 0
-
2.9 / 0
-
ns
XC2S100E
2.9 / 0
-
2.9 / 0
-
ns
XC2S150E
3.1 / 0
-
3.1 / 0
-
ns
XC2S200E
3.1 / 0
-
3.1 / 0
-
ns
XC2S300E
3.1 / 0
-
3.1 / 0
-
ns
XC2S400E
3.2 / 0
-
3.2 / 0
-
ns
XC2S600E
3.5 / 0
-
3.5 / 0
-
ns
TIOICECK / TIOCKICE ICE input
All
0.7 / 0.01
-
0.7 / 0.01
-
ns
Set/Reset Delays
TIOSRCKI
SR input (IFF, synchronous)
All
0.9
-
1.0
-
ns
TIOSRIQ
SR input to IQ (asynchronous)
All
0.5
1.2
0.5
1.4
ns
TGSRQ
GSR to output IQ
All
3.8
8.5
3.8
9.7
ns
Notes:
1.
Input timing for LVTTL is measured at 1.4V. For other I/O standards, see the table Delay Measurement Methodology, page 41.
相關(guān)PDF資料
PDF描述
FMC18DREF CONN EDGECARD 36POS .100 EYELET
XCV100E-6CS144C IC FPGA 1.8V C-TEMP 144-CSBGA
XC3S1200E-4FG320I IC FPGA SPARTAN 3E 320FBGA
24VL024T/MS IC EEPROM 2KBIT 400KHZ 8MSOP
24VL024T/ST IC EEPROM 2KBIT 400KHZ 8TSSOP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
XC2S300E-6FTG256I 制造商:XILINX 制造商全稱:XILINX 功能描述:Spartan-IIE FPGA
XC2S300E-6PQ208C 功能描述:IC FPGA 1.8V 1536 CLB'S 208-PQFP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:Spartan®-IIE 標(biāo)準(zhǔn)包裝:24 系列:ECP2 LAB/CLB數(shù):1500 邏輯元件/單元數(shù):12000 RAM 位總計:226304 輸入/輸出數(shù):131 門數(shù):- 電源電壓:1.14 V ~ 1.26 V 安裝類型:表面貼裝 工作溫度:0°C ~ 85°C 封裝/外殼:208-BFQFP 供應(yīng)商設(shè)備封裝:208-PQFP(28x28)
XC2S300E-6PQ208I 制造商:Xilinx 功能描述:FPGA SPARTAN-IIE 300K GATES 6912 CELLS 357MHZ 1.8V 208PQFP - Trays
XC2S300E-6PQG208C 功能描述:IC SPARTAN-IIE FPGA 300K 208PQFP RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:Spartan®-IIE 標(biāo)準(zhǔn)包裝:24 系列:ECP2 LAB/CLB數(shù):1500 邏輯元件/單元數(shù):12000 RAM 位總計:226304 輸入/輸出數(shù):131 門數(shù):- 電源電壓:1.14 V ~ 1.26 V 安裝類型:表面貼裝 工作溫度:0°C ~ 85°C 封裝/外殼:208-BFQFP 供應(yīng)商設(shè)備封裝:208-PQFP(28x28)
XC2S300E-6PQG208I 功能描述:IC SPARTAN-IIE FPGA 300K 208PQFP RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:Spartan®-IIE 標(biāo)準(zhǔn)包裝:40 系列:Spartan® 6 LX LAB/CLB數(shù):3411 邏輯元件/單元數(shù):43661 RAM 位總計:2138112 輸入/輸出數(shù):358 門數(shù):- 電源電壓:1.14 V ~ 1.26 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 100°C 封裝/外殼:676-BGA 供應(yīng)商設(shè)備封裝:676-FBGA(27x27)