Virtex-II Platform FPGAs: Pinout Information
R
DS031-4 (v3.5) November 5, 2007
Module 4 of 4
Product Specification
225
Revision History
This section records the change history for this module of the data sheet.
Date
Version
Revision
11/07/00
1.0
Early access draft.
11/22/00
1.1
Initial Xilinx release. Made the following corrections:
Added missing pin D10 in Bank 1.
Changed dedicated pins A2 and B2 to RSVD (from DXN and DXP).
Changed dedicated pins A3 and A4 to RSVD (from DXN and DXP).
Corrected pin AG1 in Bank 4 to be AG12.
Corrected pin Y3 in Bank 6 to be Y32.
12/19/00
1.2
Reverse designations were fixed for pins in every package.
01/25/01
1.3
Data sheet divided into four modules (per current style standard). DXN and DXP pin
02/07/01
1.4
DXN and DXP pin information was changed back to RSVD for the CS144 package
(Table 5)
04/02/01
1.5
ALT_VRN and ALT_VRP pin information was added for each package.
FG676 package.
Reverted to traditional double-column format.
11/07/01
1.6
Updated list of devices supported in the FF1152, FF1517, and BF957 packages.
09/26/02
1.7
Updated
Table 3 to reflect devices supported in the BG728 and BF957 packages.
Added mention of LVPECL to pin definition in
Table 4.
10/07/02
1.8
Corrected
Table 10 heading to reflect supported devices in the BG728 package.
12/06/02
1.8.1
Enhanced the description of the PWRDWN_B pin in
Table 4.
05/07/03
1.8.2
Added clarification to
Table 4 and all device pinout tables regarding the dual-use
nature of pins D0/DIN and BUSY/DOUT during configuration.
06/19/03
1.8.3
The final GND pin in each of five pinout tables was inadvertently deleted in v1.8.2. This
revision restores the deleted GND pins as follows:
-
-
-
-
-
08/01/03
2.0
All Virtex-II devices and speed grades now Production. See Table 13, Module 3.
03/29/04
2.0.1
Recompiled for backward compatibility with Acrobat 4 and above.
06/24/04
3.3
Added references to, and new package drawings for, Pb-free wire-bond packages CSG,
FGG, and BGG. (Revision number advanced to level of complete data sheet.)
03/01/05
3.4
Table 4: Changed Direction for User I/O pins (IO_LXXY_#) from “Input/Output” to
“Input/Output/Bidirectional”. Added requirement to VBATT to connect pin to VCCAUX or GND
if battery is not used.
11/05/07
3.5
Updated copyright notice and legal disclaimer.