![](http://datasheet.mmic.net.cn/290000/XC9503_datasheet_16185183/XC9503_7.png)
7/32
XC9503
Series
■
OPERATIONAL EXPLANATION
The XC9503 series are multi-functional, 2 channel step-down DC/DC converter controller ICs with built-in high speed, low ON
resistance drivers.
The Error Amplifier is designed to monitor the output voltage and it compares the feedback voltage (FB) with the reference
voltage. In response to feedback of a voltage lower than the reference voltage, the output voltage of the error amp.
decreases.
<Error Amp. 1, 2>
<OSC Generator>
This circuit generates the switching frequency, which in turn generates the reference clock.
<Ramp Wave Generator 1, 2>
The ramp wave generator generates a saw-tooth waveform based on outputs from the phase shift generator.
<PWM Comparator 1, 2>
The PWM comparator compares outputs from the error amp. and saw-tooth waveform. When the voltage from the error
amp's output is low, the external switch will be set to ON.
<PWM/PFM Controller 1, 2>
This circuit generates PFM pulses.
Control can be switched between PWM control and PWM/PFM automatic switching control using external signals.
The PWM/PFM automatic switching mode is selected when the voltage of the PWM1 (2) pin is less than 0.2V, and the control
switches between PWM and PFM automatically depending on the load.
As the PFM circuit generates pulses based on
outputs from the PWM comparator, shifting between modes occurs smoothly. PWM control mode is selected when the
voltage of the PWM1 (2) pin is more than 0.65V. Noise is easily reduced with PWM control since the switching frequency is
fixed.
Control suited to the application can easily be selected which is useful in audio applications, for example, where traditionally,
efficiencies have been sacrificed during stand-by as a result of using PWM control (due to the noise problems associated with
the PFM mode in stand-by).
<Vref with Soft Start 1, 2>
The reference voltage, Vref (FB pin voltage)=0.9V, is adjusted and fixed by laser trimming (for output voltage settings, please
refer to next page). To protect against inrush current, when the power is switched on, and also to protect against voltage
overshoot, soft-start time is set internally to 10ms. It should be noted, however, that this circuit does not protect the load
capacitor (C
L
) from inrush current. With the Vref voltage limited and depending upon the input to the error amps, the operation
maintains a balance between the two inputs of the error amps and controls the EXT pin's ON time so that it doesn't increase
more than is necessary.
<Chip Enable Function>
This function controls the operation and shutdown of the IC. When the voltage of the EN1 or EN2 pins is 0.2V or less, the
mode will be chip disable, the channel's operations will stop and the EXT pins will be kept at a high level (the external P-ch
MOSFET will be OFF). When both EN1 and EN2 are in a state of chip disable, current consumption will be no more than 3.0
μ
A. When the EN1 or EN2 pin's voltage is 0.65V or more, the mode will be chip enable and operations will recommence.
With soft-start, 95% of the set output voltage will be reached within 10mS (TYP.) from the moment of chip enable.