參數(shù)資料
型號: XCF04SVO20C
廠商: Xilinx Inc
文件頁數(shù): 16/35頁
文件大?。?/td> 0K
描述: IC PROM IN SYST PRG 3.3V 20TSSOP
標準包裝: 74
可編程類型: 系統(tǒng)內(nèi)可編程
存儲容量: 4Mb
電源電壓: 3 V ~ 3.6 V
工作溫度: -40°C ~ 85°C
封裝/外殼: 20-TSSOP(0.173",4.40mm 寬)
供應(yīng)商設(shè)備封裝: 20-TSSOP
包裝: 管件
Platform Flash In-System Programmable Configuration PROMs
DS123 (v2.18) May 19, 2010
Product Specification
23
R
AC Characteristics Over Operating Conditions When Cascading
X-Ref Target - Figure 10
Symbol
Description
XCF01S, XCF02S,
XCF04S
XCF08P, XCF16P,
XCF32P
Units
Min
Max
Min
Max
TCDF
CLK to output float delay(2,3)
when VCCO = 2.5V or 3.3V
25
20
ns
CLK to output float delay(2,3) when VCCO = 1.8V
35
20
ns
TOCK
CLK to CEO delay(3,5) when VCCO = 2.5V or 3.3V
20
20
ns
CLK to CEO delay(3,5) when VCCO = 1.8V
35
20
ns
TOCE
CE to CEO delay(3,6) when VCCO = 2.5V or 3.3V
20
80
ns
CE to CEO delay(3,6) when VCCO = 1.8V
35
80
ns
TOOE
OE/RESET to CEO delay(3) when VCCO = 2.5V or 3.3V
20
80
ns
OE/RESET to CEO delay(3) when VCCO = 1.8V
35
80
ns
TCOCE
CLKOUT to CEO delay when VCCO = 2.5V or 3.3V
20
ns
CLKOUT to CEO delay when VCCO = 1.8V
20
ns
TCODF
CLKOUT to output float delay
when VCCO = 2.5V or 3.3V
25
ns
CLKOUT to output float delay when VCCO = 1.8V
25
ns
Notes:
1.
AC test load = 50 pF for XCF01S/XCF02S/XCF04S; 30 pF for XCF08P/XCF16P/XCF32P.
2.
Float delays are measured with 5 pF AC loads. Transition is measured at ±200 mV from steady state active levels.
3.
Guaranteed by design, not tested.
4.
All AC parameters are measured with VIL = 0.0V and VIH = 3.0V.
5.
For cascaded PROMs, if the FPGA’s dual-purpose configuration data pins are set to persist as configuration pins, the minimum period is
increased based on the CLK to CEO and CE to data propagation delays:
- TCYC minimum = TOCK + TCE + FPGA Data setup time
- TCAC maximum = TOCK + TCE
6.
For cascaded PROMs, if the FPGA’s dual-purpose configuration data pins become general I/O pins after configuration; to allow for the
disable to propagate to the cascaded PROMs and to avoid contention on the data lines following configuration, the minimum period is
increased based on the CE to CEO and CE to data propagation delays:
- TCYC minimum = TOCE + TCE
- TCAC maximum = TOCK + TCE
OE/RESET
CE
CLK
CLKOUT
(optional)
DATA
CEO
TOCE
TOOE
First Bit
Last Bit
TCDF
TCODF
TOCK
TCOCE
ds123_23_102203
相關(guān)PDF資料
PDF描述
TAWD106K050R0700 CAP TANT 10UF 50V 10% 2917
T95R336K035LZAL CAP TANT 33UF 35V 10% 2824
XC17S150APD8C IC PROM SER 150000 C-TEMP 8-DIP
GRM2165C1H112JA01D CAP CER 1100PF 50V 5% NP0 0805
1235F4 BATTERY PK S-HD 6.0V C SIZE ZINC
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
XCF04SVO20C0936 制造商:Xilinx 功能描述:IC SYSTEM GATE
XCF04SVO48 制造商:XILINX 制造商全稱:XILINX 功能描述:Platform Flash In-System Programmable Configuration PROMS
XCF04SVOG20 制造商:XILINX 制造商全稱:XILINX 功能描述:Platform Flash In-System Programmable Configuration PROMS
XCF04SVOG20C 功能描述:IC PROM SRL FOR 4M GATE 20-TSSOP RoHS:是 類別:集成電路 (IC) >> 存儲器 - 用于 FPGA 的配置 Proms 系列:- 產(chǎn)品變化通告:Product Discontinuation 28/Jul/2010 標準包裝:98 系列:- 可編程類型:OTP 存儲容量:300kb 電源電壓:3 V ~ 3.6 V 工作溫度:-40°C ~ 85°C 封裝/外殼:8-SOIC(0.154",3.90mm 寬) 供應(yīng)商設(shè)備封裝:8-TSOP 包裝:管件
XCF04SVOG20C0100 制造商:Xilinx 功能描述:XLXXCF04SVOG20C0100 IC SYSTEM GATE