參數(shù)資料
型號: XCS30-3BG256C
廠商: Xilinx Inc
文件頁數(shù): 39/83頁
文件大?。?/td> 0K
描述: IC FPGA 5V C-TEMP 256-PBGA
標準包裝: 40
系列: Spartan®
LAB/CLB數(shù): 576
邏輯元件/單元數(shù): 1368
RAM 位總計: 18432
輸入/輸出數(shù): 192
門數(shù): 30000
電源電壓: 4.75 V ~ 5.25 V
安裝類型: 表面貼裝
工作溫度: 0°C ~ 85°C
封裝/外殼: 256-BBGA
供應(yīng)商設(shè)備封裝: 256-PBGA
Spartan and Spartan-XL FPGA Families Data Sheet
44
DS060 (v2.0) March 1, 2013
Product Specification
R
Product Obsolete/Under Obsolescence
Spartan Family CLB Switching Characteristic Guidelines
All devices are 100% functionally tested. Internal timing
parameters are derived from measuring internal test pat-
terns. Listed below are representative values. For more
specific, more precise, and worst-case guaranteed data,
use the values reported by the static timing analyzer (TRCE
in the Xilinx Development System) and back-annotated to
the simulation netlist. All timing parameters assume
worst-case operating conditions (supply voltage and junc-
tion temperature). Values apply to all Spartan devices and
expressed in nanoseconds unless otherwise noted.
Symbol
Description
Speed Grade
Units
-4
-3
Min
Max
Min
Max
Clocks
TCH
Clock High time
3.0
-
4.0
-
ns
TCL
Clock Low time
3.0
-
4.0
-
ns
Combinatorial Delays
TILO
F/G inputs to X/Y outputs
-
1.2
-
1.6
ns
TIHO
F/G inputs via H to X/Y outputs
-
2.0
-
2.7
ns
THH1O
C inputs via H1 via H to X/Y outputs
-
1.7
-
2.2
ns
CLB Fast Carry Logic
TOPCY
Operand inputs (F1, F2, G1, G4) to COUT
-1.7
-2.1
ns
TASCY
Add/Subtract input (F3) to COUT
-2.8
-3.7
ns
TINCY
Initialization inputs (F1, F3) to COUT
-1.2
-1.4
ns
TSUM
CIN through function generators to X/Y outputs
-
2.0
-
2.6
ns
TBYP
CIN to COUT, bypass function generators
-
0.5
-
0.6
ns
Sequential Delays
TCKO
Clock K to Flip-Flop outputs Q
-
2.1
-
2.8
ns
Setup Time before Clock K
TICK
F/G inputs
1.8
-
2.4
-
ns
TIHCK
F/G inputs via H
2.9
-
3.9
-
ns
THH1CK
C inputs via H1 through H
2.3
-
3.3
-
ns
TDICK
C inputs via DIN
1.3
-
2.0
-
ns
TECCK
C inputs via EC
2.0
-
2.6
-
ns
TRCK
C inputs via S/R, going Low (inactive)
2.5
-
4.0
-
ns
Hold Time after Clock K
All Hold times, all devices
0.0
-
0.0
-
ns
Set/Reset Direct
TRPW
Width (High)
3.0
-
4.0
-
ns
TRIO
Delay from C inputs via S/R, going High to Q
-
3.0
-
4.0
ns
Global Set/Reset
TMRW
Minimum GSR pulse width
11.5
-
13.5
-
ns
TMRQ
Delay from GSR input to any Q
See page 50 for TRRI values per device.
FTOG
Toggle Frequency (MHz)
(for export control purposes)
-
166
-
125
MHz
相關(guān)PDF資料
PDF描述
MPC860PVR80D4R2 IC MPU POWERQUICC 80MHZ 357PBGA
IDT71T75602S133BG8 IC SRAM 18MBIT 133MHZ 119BGA
IDT71T75602S100BGG8 IC SRAM 18MBIT 100MHZ 119BGA
IDT71T75602S100BG8 IC SRAM 18MBIT 100MHZ 119BGA
IDT71V67803S166PFG IC SRAM 9MBIT 166MHZ 100TQFP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
XCS30-3BG256I 制造商:XILINX 制造商全稱:XILINX 功能描述:Spartan and Spartan-XL Families Field Programmable Gate Arrays
XCS30-3BG280C 制造商:XILINX 制造商全稱:XILINX 功能描述:Spartan and Spartan-XL Families Field Programmable Gate Arrays
XCS30-3BG280I 制造商:XILINX 制造商全稱:XILINX 功能描述:Spartan and Spartan-XL Families Field Programmable Gate Arrays
XCS30-3BG84C 制造商:XILINX 制造商全稱:XILINX 功能描述:Spartan and Spartan-XL Families Field Programmable Gate Arrays
XCS30-3BG84I 制造商:XILINX 制造商全稱:XILINX 功能描述:Spartan and Spartan-XL Families Field Programmable Gate Arrays