<var id="50scd"><tbody id="50scd"></tbody></var><var id="50scd"><tbody id="50scd"></tbody></var>
<li id="50scd"><tr id="50scd"><div id="50scd"></div></tr></li>
  • <li id="50scd"><tr id="50scd"></tr></li>
    <li id="50scd"><tr id="50scd"></tr></li>
    參數(shù)資料
    型號: ZPSD501B1-15LI
    英文描述: Fast Recovery Bridge Rectifiers
    中文描述: 現(xiàn)場可編程外圍
    文件頁數(shù): 102/153頁
    文件大小: 1036K
    代理商: ZPSD501B1-15LI
    PSD5XX Famly
    99
    Bit 7
    Bit 6
    Bit 5
    Bit 4
    Bit 3
    Bit 2
    Bit 1
    Bit 0
    Sense7
    Sense6
    Sense5
    Sense4
    Sense3
    Sense2
    Sense1
    Sense0
    Interrupt Operation
    (cont.)
    Interrupt Edge/Level Select Register
    Bits sense 0
    ...
    sense 7 correspond to interrupt 0
    ...
    interrupt 7.
    When these bits are set to
    1 = LEVEL sensitive
    0 = EDGE sensitive (positive edge)
    At RESET these bits initialize as 0 i.e., all interrupts come up as Edge sensitive.
    Interrupt Read Clear Register
    This is a read only register. Reading this register during initialization clears all the pending
    edge sensitive interrupts.
    Bit 7
    Bit 6
    Bit 5
    Bit 4
    Bit 3
    Bit 2
    Bit 1
    Bit 0
    ir 7
    ir 6
    ir 5
    ir 4
    ir 3
    ir 2
    ir 1
    ir 0
    Interrupt Request Latch Register
    Bits ir 0...ir 7 correspond to interrupt 0 ... interrupt 7.
    When any of these bits are set by the interrupt controller to a “1”, the corresponding
    Interrupt is pending service.
    The MCU can read the interrupt request latch which shows the status of all interrupts. The
    entire interrupt request latch can be cleared by reading the Interrupt Read Clear Register,
    but Level sensitive interrupts cannot be cleared.
    Bit 7
    Bit 6
    Bit 5
    Bit 4
    Bit 3
    Bit 2
    Bit 1
    Bit 0
    *
    *
    *
    *
    *
    vect 2
    vect 1
    vect 0
    NOTE:
    *
    = Reserved for future use, bits set to zero.
    Interrupt Priority Status Register
    The value of these 3 bits (vect2, vect1 and vect0) indicates the highest priority of the
    interrupt to be serviced among multiple interrupts pending. Refer to the table above for
    priorities of various interrupts. Reading this register clears the highest pending interrupt.
    Interrupt
    Controller
    (Cont.)
    相關PDF資料
    PDF描述
    ZPSD501B1-15LM Fast Recovery Bridge Rectifiers
    ZPSD501B1-15U Fast Recovery Bridge Rectifiers
    ZPSD502B1-12LI Field-Programmable Peripheral
    ZPSD502B1-12LM Field-Programmable Peripheral
    ZPSD502B1-12U Field-Programmable Peripheral
    相關代理商/技術(shù)參數(shù)
    參數(shù)描述
    ZPSD503B1-C-15L 制造商:WSI 功能描述:
    ZPSD512B1-C-90UI 制造商:WSI 功能描述:
    ZPSD513B1-C-15L 制造商:WSI 功能描述:
    ZPSD602E1-15L 制造商:WSI 功能描述:
    ZPSD611E1-15J 制造商:WSI 功能描述: