參數(shù)資料
型號: 2096VL
廠商: Lattice Semiconductor Corporation
英文描述: 2.5V In-System Programmable SuperFAST⑩ High Density PLD
中文描述: 2.5V的在系統(tǒng)可編程超快⑩高密度可編程邏輯器件
文件頁數(shù): 1/11頁
文件大?。?/td> 142K
代理商: 2096VL
ispLSI
2.5V In-System Programmable
SuperFAST High Density PLD
2096VL
2096vl_02
1
Features
SuperFAST HIGH DENSITY PROGRAMMABLE LOGIC
— 4000 PLD Gates
— 96 I/O Pins, Six Dedicated Inputs
— 96 Registers
— High Speed Global Interconnect
— Wide Input Gating for Fast Counters, State
Machines, Address Decoders, etc.
— Small Logic Block Size for Random Logic
— 100% Functional, JEDEC and Pinout Compatible
with ispLSI 2096V and 2096VE Devices
2.5V LOW VOLTAGE 2096 ARCHITECTURE
— Interfaces with Standard 3.3V Devices (Inputs and
I/Os are 3.3V Tolerant)
— 85 mA Typical Active Current
HIGH PERFORMANCE E
2
CMOS
TECHNOLOGY
f
max
= 165 MHz Maximum Operating Frequency
t
pd
= 5.5 ns Propagation Delay
— Electrically Erasable and Reprogrammable
— Non-Volatile
— 100% Tested at Time of Manufacture
— Unused Product Term Shutdown Saves Power
IN-SYSTEM PROGRAMMABLE
— 2.5V In-System Programmability (ISP) Using
Boundary Scan Test Access Port (TAP)
— Open-Drain Output Option for Flexible Bus Interface
Capability, Allowing Easy Implementation of
Wired-OR or Bus Arbitration Logic
— Increased Manufacturing Yields, Reduced Time-to-
Market and Improved Product Quality
— Reprogram Soldered Devices for Faster Prototyping
100% IEEE 1149.1 BOUNDARY SCAN TESTABLE
THE EASE OF USE AND FAST SYSTEM SPEED OF
PLDs WITH THE DENSITY AND FLEXIBILITY OF FPGAS
— Enhanced Pin Locking Capability
— Three Dedicated Clock Input Pins
— Synchronous and Asynchronous Clocks
— Programmable Output Slew Rate Control
— Flexible Pin Placement
— Optimized Global Routing Pool Provides Global
Interconnectivity
ispDesignEXPERT – LOGIC COMPILER AND COM-
PLETE ISP DEVICE DESIGN SYSTEMS FROM HDL
SYNTHESIS THROUGH IN-SYSTEM PROGRAMMING
— Superior Quality of Results
— Tightly Integrated with Leading CAE Vendor Tools
— Productivity Enhancing Timing Analyzer, Explore
Tools, Timing Simulator and ispANALYZER
— PC and UNIX Platforms
Description
The ispLSI 2096VL is a High Density Programmable
Logic Device containing 96 Registers, six Dedicated
Input pins, three Dedicated Clock Input pins, two dedi-
cated Global OE input pins and a Global Routing Pool
(GRP). The GRP provides complete interconnectivity
between all of these elements. The ispLSI 2096VL fea-
tures in-system programmability through the Boundary
Scan Test Access Port (TAP) and is 100% IEEE 1149.1
Boundary Scan Testable. The ispLSI 2096VL offers non-
volatile reprogrammability of the logic, as well as the
interconnect to provide truly reconfigurable systems.
The basic unit of logic on the ispLSI 2096VL device is the
Generic Logic Block (GLB). The GLBs are labeled A0, A1
.. C7 (see Figure 1). There are a total of 24 GLBs in the
ispLSI 2096VL device. Each GLB is made up of four
macrocells. Each GLB has 18 inputs, a programmable
AND/OR/Exclusive OR array, and four outputs which can
be configured to be either combinatorial or registered.
Inputs to the GLB come from the GRP and dedicated
inputs. All of the GLB outputs are brought back into the
GRP so that they can be connected to the inputs of any
GLB on the device.
The devices also have 96 I/O cells, each of which is
directly connected to an I/O pin. Each I/O cell can be
individually programmed to be a combinatorial input,
output or bi-directional I/O pin with 3-state control, and
the output drivers can source 4 mA or sink 8 mA. Each
output can be programmed independently for fast or slow
output slew rate to minimize overall output switching
Global Routing Pool
(GRP)
Output Routing Pool (ORP)
Output Routing Pool (ORP)
0919/2096VL
C7
C4
C5
C6
A4
A7
A6
A5
GLB
Logic
Array
D Q
D Q
D Q
D Q
Output Routing Pool (ORP)
Output Routing Pool (ORP)
C3
C0
C1
C2
B0
B3
B2
B1
O
O
B7
B6
B4
B5
A0
A1
A3
A2
Copyright 1999 Lattice Semiconductor Corp. All brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject
to change without notice.
LATTICE SEMICONDUCTOR CORP., 5555 Northeast Moore Ct., Hillsboro, Oregon 97124, U.S.A.
Tel. (503) 268-8000; 1-800-LATTICE; FAX (503) 268-8556; http://www.latticesemi.com
September 2000
Functional Block Diagram
相關(guān)PDF資料
PDF描述
2097152 32-BIT DYNAMIC RAM MODULE
209CNQ SCHOTTKY RECTIFIER
209CNQ135 SCHOTTKY RECTIFIER
209CNQ150 SCHOTTKY RECTIFIER
209EGW 3.0MM BI - COLOR (MULTI-COLOR) WITH COMMON CATHODE LEDS T-1
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
2097 功能描述:支架與墊片 SS 1.625 M/F THRD RoHS:否 制造商:Schurter 類型:Transipillar Spacers 長度:16 m 螺紋大小:M4 外徑:10 mm 材料:Nylon with Steel 電鍍:Zinc
209-701 制造商:WAGO Innovative Connections 功能描述:MARKER PLAIN 制造商:WAGO Innovative Connections 功能描述:MARKER CARD VERTICAL BLANK PK100 制造商:WAGO 功能描述:MARKER CARD, VERTICAL, BLANK, PK100 制造商:WAGO 功能描述:ROHS 制造商:WAGO Innovative Connections 功能描述:TERMINAL BLOCK MARKER, BLANK, WHT, 4MM; Label Type:Legend; Background Color:White; Pack Quantity:100; Accessory Type:Terminal Block Marker; For Use With:Terminal Blocks; Legend:Blank (No Legend); Series:WSB ;RoHS Compliant: Yes
209-701/000-002 制造商:WAGO Innovative Connections 功能描述:MARKER PLAIN VERT-YELLOW
209-701/000-005 制造商:WAGO Innovative Connections 功能描述:MARKER PLAIN VERT-RED
209-701/000-006 制造商:WAGO Innovative Connections 功能描述:MARKER PLAIN VERT-BLUE