參數(shù)資料
型號: 73S8024C-ILR/F
廠商: Maxim Integrated Products
文件頁數(shù): 2/22頁
文件大?。?/td> 0K
描述: IC SMART CARD INTERFACE 28-SOIC
產(chǎn)品培訓模塊: Lead (SnPb) Finish for COTS
Obsolescence Mitigation Program
標準包裝: 1,500
控制器類型: 智能卡接口
電源電壓: 2.7 V ~ 3.6 V
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 28-SOIC(0.295",7.50mm 寬)
供應商設備封裝: 28-SOIC
包裝: 帶卷 (TR)
73S8024C Data Sheet
DS_8024C_023
10
Rev. 1.3
The following steps and Figure 4 show the activation sequence and the timing of the card control signals
when the system controller pulls
CMDVCC low while RSTIN is high:
1.
CMDVCC is set low.
2.
Next, the internal VCC control circuit checks the presence of VCC at the end of t1. In normal operation,
the voltage VCC to the card becomes valid during this time. If not, OFF goes low to report a fault to
the system controller and the VCC
3.
After the fall of RSTIN at t
power to the card is shut down.
2
4.
CLK is applied to the card at the end of t
, turn I/O (AUX1, AUX2) to reception mode.
3
5.
RST is a copy of RSTIN after t
after I/O is in reception mode.
4. RSTIN may be set high before t 4, however the sequencer will not
set RST high until 42,000 clock cycles after the start of CLK.
Figure 4: Activation Sequence – RSTIN high when
CMDVCC goes low
9
Deactivation Sequence
Deactivation is initiated either by the system controller by setting the
CMDVCC high, or automatically in
the event of hardware faults. Hardware faults are over-current, overheating, VDD fault, VCC
The following steps and
fault, and card
extraction during the session.
Figure 5 show the deactivation sequence and the timing of the card control signals
when the system controller sets the
CMDVCC high or OFF goes low due to a fault or card removal:
1.
RST goes low at the end of time t1
2.
CLK is set low at the end of time t
.
2
3.
I/O goes low at the end of time t
.
3
4.
V
. Out of reception mode.
CC is turned off at the end of time t 4. After a delay t 5 (discharge of the VCC capacitor), VCC is low.
t1 = 0.510 ms (timing by 1.5MHz internal Oscillator)
t2 = 1.5 s, I/O goes to reception state
t3
≥ 0.5 s, CLK active
t4
≥ 42000 card clock cycles (time for RST to become the copy of RSTIN).
CMDVCC
VCC
IO
CLK
RSTIN
t1
t2
t3
t4
RST
相關PDF資料
PDF描述
73S8024RN-32IMR/F IC SMART CARD INTERFACE 32-QFN
78P2351-IGTR/F LINE INTERFACE UNIT 100-LQFP
78P2351R-IMR/F IC LIU NRZ-CMI CONV 155M 56-QFN
78P2352-IELR/F IC LIU SDH SONET 2CH 128-LQFP
78Q2120C09-64CGTR/F TXRX 10/100 BASE 3.3V 64-LQFP
相關代理商/技術參數(shù)
參數(shù)描述
73S8024RN 制造商:TERIDIAN 制造商全稱:TERIDIAN 功能描述:Low Cost Smart Card Interface
73S8024RN-20IM/F 功能描述:輸入/輸出控制器接口集成電路 Smart Card Interface ISO7816-3 & EVM4.0 RoHS:否 制造商:Silicon Labs 產(chǎn)品: 輸入/輸出端數(shù)量: 工作電源電壓: 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風格:SMD/SMT 封裝 / 箱體:QFN-64 封裝:Tray
73S8024RN-20IM/F1 功能描述:輸入/輸出控制器接口集成電路 Smart Card Interface ISO7816-3 & EVM4.0 RoHS:否 制造商:Silicon Labs 產(chǎn)品: 輸入/輸出端數(shù)量: 工作電源電壓: 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風格:SMD/SMT 封裝 / 箱體:QFN-64 封裝:Tray
73S8024RN-20IMR/F 功能描述:輸入/輸出控制器接口集成電路 Smart Card Interface ISO7816-3 & EVM4.0 RoHS:否 制造商:Silicon Labs 產(chǎn)品: 輸入/輸出端數(shù)量: 工作電源電壓: 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風格:SMD/SMT 封裝 / 箱體:QFN-64 封裝:Tray
73S8024RN-20IMR/F1 功能描述:輸入/輸出控制器接口集成電路 Smart Card Interface ISO7816-3 & EVM4.0 RoHS:否 制造商:Silicon Labs 產(chǎn)品: 輸入/輸出端數(shù)量: 工作電源電壓: 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風格:SMD/SMT 封裝 / 箱體:QFN-64 封裝:Tray