參數(shù)資料
型號: 74LVC1G74DC,125
廠商: NXP Semiconductors
文件頁數(shù): 1/25頁
文件大小: 0K
描述: IC SNGL D FF POS-EDG TRIG 8VSSOP
產(chǎn)品培訓(xùn)模塊: Logic Packages
標(biāo)準(zhǔn)包裝: 1
系列: 74LVC
功能: 設(shè)置(預(yù)設(shè))和復(fù)位
類型: D 型
輸出類型: 差分
元件數(shù): 1
每個元件的位元數(shù): 1
頻率 - 時鐘: 200MHz
延遲時間 - 傳輸: 2.5ns
觸發(fā)器類型: 正邊沿
輸出電流高,低: 32mA,32mA
電源電壓: 1.65 V ~ 5.5 V
工作溫度: -40°C ~ 125°C
安裝類型: 表面貼裝
封裝/外殼: 8-VFSOP(0.091",2.30mm 寬)
包裝: 標(biāo)準(zhǔn)包裝
產(chǎn)品目錄頁面: 840 (CN2011-ZH PDF)
其它名稱: 568-4494-6
1.
General description
The 74LVC1G74 is a single positive edge triggered D-type flip-flop with individual data (D)
inputs, clock (CP) inputs, set (SD) and reset (RD) inputs, and complementary Q and Q
outputs.
This device is fully specified for partial power-down applications using IOFF. The IOFF
circuitry disables the output, preventing damaging backflow current through the device
when it is powered down.
The set and reset are asynchronous active LOW inputs and operate independently of the
clock input. Information on the data input is transferred to the Q output on the
LOW-to-HIGH transition of the clock pulse. The D inputs must be stable one set-up time
prior to the LOW-to-HIGH clock transition for predictable operation.
Schmitt trigger action at all inputs makes the circuit highly tolerant of slower input rise and
fall times.
2.
Features and benefits
Wide supply voltage range from 1.65 V to 5.5 V
5 V tolerant inputs for interfacing with 5 V logic
High noise immunity
Complies with JEDEC standard:
JESD8-7 (1.65 V to 1.95 V)
JESD8-5 (2.3 V to 2.7 V)
JESD8-B/JESD36 (2.7 V to 3.6 V)
ESD protection:
HBM JESD22-A114F exceeds 2000 V
MM JESD22-A115-A exceeds 200 V
24 mA output drive (V
CC =3.0 V)
CMOS low power consumption
Latch-up performance exceeds 250 mA
Direct interface with TTL levels
Inputs accept voltages up to 5 V
Multiple package options
Specified from
40 Cto+85 C and 40 Cto+125 C
74LVC1G74
Single D-type flip-flop with set and reset; positive edge trigger
Rev. 12 — 2 April 2013
Product data sheet
相關(guān)PDF資料
PDF描述
MC10H105MEL IC GATE OR/NOR 3INPUT 16SOEIAJ
MC10H105M IC GATE OR/NOR 3INPUT 16SOEIAJ
TXR54AB00-0804AI ADPTR TINEL LOCK STR SHELL 8
MC10H105L IC GATE OR/NOR 3INPUT 16-CDIP
MC10EP01DR2 IC GATE OR/NOR ECL 4INPUT 8-SOIC
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
74LVC1G74DC-Q100H 制造商:NXP Semiconductors 功能描述:74LVC1G74DC-Q100/VSSOP8/REELR/ - Tape and Reel 制造商:NXP Semiconductors 功能描述:IC FLIP-FLOP SGL D POS 8VSSOP
74LVC1G74DP 制造商:NXP Semiconductors 功能描述:Flip Flop D-Type Pos-Edge 1-Element 8-Pin TSSOP Cut Tape 制造商:NXP Semiconductors 功能描述:Single D-type flip-flop,74LVC1G74DP
74LVC1G74DP,125 功能描述:觸發(fā)器 SNGL D-TYPE POSITIVE RoHS:否 制造商:Texas Instruments 電路數(shù)量:2 邏輯系列:SN74 邏輯類型:D-Type Flip-Flop 極性:Inverting, Non-Inverting 輸入類型:CMOS 輸出類型: 傳播延遲時間:4.4 ns 高電平輸出電流:- 16 mA 低電平輸出電流:16 mA 電源電壓-最大:5.5 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:X2SON-8 封裝:Reel
74LVC1G74DP.125 制造商:PHILIPS 制造商全稱:NXP Semiconductors 功能描述:Single D-type flip-flop with set and reset; positive edge trigger
74LVC1G74DP-G 功能描述:觸發(fā)器 SNGL D-TYPE POSITIVE RoHS:否 制造商:Texas Instruments 電路數(shù)量:2 邏輯系列:SN74 邏輯類型:D-Type Flip-Flop 極性:Inverting, Non-Inverting 輸入類型:CMOS 輸出類型: 傳播延遲時間:4.4 ns 高電平輸出電流:- 16 mA 低電平輸出電流:16 mA 電源電壓-最大:5.5 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:X2SON-8 封裝:Reel