參數(shù)資料
型號: 930400802
廠商: ATMEL CORP
元件分類: FPGA
英文描述: FPGA, 2304 CLBS, 40000 GATES, PQFP256
封裝: MQFPF-256
文件頁數(shù): 3/43頁
文件大?。?/td> 673K
代理商: 930400802
11
AT40KEL040
4155H–AERO–02/06
RAM
32 x 4 dual-ported RAM blocks are dispersed throughout the array as shown in Figure 7.
A 4-bit Input Data Bus connects to four horizontal local buses distributed over four sec-
tor rows (plane 1). A 4-bit Output Data Bus connects to four horizontal local buses dis-
tributed over four sector rows (plane 2). A 5-bit Input Address Bus connects to five
vertical express buses in same column. A 5-bit Output Address Bus connects to five ver-
tical express buses in same column. Ain (input address) and Aout (output address)
alternate positions in horizontally aligned RAM blocks. For the left-most RAM blocks,
Aout is on the left and Ain is on the right. For the right-most RAM blocks, Ain is on the
left and Aout is tied off, thus it can only be configured as a single port. For single-ported
RAM, Ain is the READ/WRITE address port and Din is the (bi-directional) data port.
Right-most RAM blocks can be used only for single-ported memories. WEN and OEN
connect to the vertical express buses in the same column.
Figure 7. RAM Connections (One Ram Block)
Reading and writing of the 11 - 13 ns 32 x 4 dual-port FreeRAM are independent of
each other. Reading the 32 x 4 dual-port RAM is completely asynchronous. Latches are
transparent; when Load is logic 1, data flows through; when Load is logic 0, data is
latched. These latches are used to synchronize Write Adress, Write Enable Not, and Din
signals for a synchronous RAM. Each bit in the 32 x 4 dual-port RAM is also a transpar-
ent latch. The front-end latch and the memory latch together form an edge-triggered flip
flop. When a nibble (bit = 7) is (Write) addressed and LOAD is logic 1 and WE is logic 0,
32 x 4 RAM
CLK
Din
Ain
WEN
OEN
Dout
Aout
CLK
相關(guān)PDF資料
PDF描述
9305DMQB 93 SERIES, ASYN POSITIVE EDGE TRIGGERED 4-BIT BINARY COUNTER, CDIP14
9308DMQB 93 SERIES, DUAL LOW LEVEL TRIGGERED D LATCH, TRUE OUTPUT, CDIP24
9308FMQB 93 SERIES, DUAL LOW LEVEL TRIGGERED D LATCH, TRUE OUTPUT, CDFP24
9309-00 PRESCALER, UUC
9309-01 PRESCALER, CDSO8
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
9304-01 制造商:PEREGRINE 制造商全稱:PEREGRINE 功能描述:1- 7 GHz Low Power CMOS Divide-by-2 Prescaler
93-0404-R 制造商:International Rectifier 功能描述:1063-2276-001 - Bulk
930404X 功能描述:LAMP HOLDER 制造商:visual communications company - vcc 系列:* 零件狀態(tài):有效 標準包裝:250
930404X710RN 制造商:Lighting Components & Design Inc 功能描述:Lampholder; Bayonet; 3 W; Brass (Housing); 6 in. Length, 22 AWG; Solder Lug
930404X724AN 功能描述:PMI ROUND .660" INC 250V TAB AMB 制造商:visual communications company - vcc 系列:* 零件狀態(tài):在售 標準包裝:100