參數(shù)資料
型號(hào): 935189960112
廠商: NXP SEMICONDUCTORS
元件分類: FIFO
英文描述: 16 X 4 OTHER FIFO, 120 ns, PDSO16
封裝: 5.30 MM, PLASTIC, MO-150AC, SOT-338-1, SSOP-16
文件頁(yè)數(shù): 23/25頁(yè)
文件大小: 178K
代理商: 935189960112
7
ATtiny4/5/9/10 [DATASHEET]
8127F–AVR–02/2013
Six of the 16 registers can be used as three 16-bit indirect address register pointers for data space addressing –
enabling efficient address calculations. One of the these address pointers can also be used as an address pointer
for look up tables in Flash program memory. These added function registers are the 16-bit X-, Y-, and Z-register,
described later in this section.
The ALU supports arithmetic and logic operations between registers or between a constant and a register. Single
register operations can also be executed in the ALU. After an arithmetic operation, the Status Register is updated
to reflect information about the result of the operation.
Program flow is provided by conditional and unconditional jump and call instructions, capable of directly addressing
the whole address space. Most AVR instructions have a single 16-bit word format but 32-bit wide instructions also
exist. The actual instruction set varies, as some devices only implement a part of the instruction set.
During interrupts and subroutine calls, the return address Program Counter (PC) is stored on the Stack. The Stack
is effectively allocated in the general data SRAM, and consequently the Stack size is only limited by the SRAM size
and the usage of the SRAM. All user programs must initialize the SP in the Reset routine (before subroutines or
interrupts are executed). The Stack Pointer (SP) is read/write accessible in the I/O space. The data SRAM can
easily be accessed through the four different addressing modes supported in the AVR architecture.
The memory spaces in the AVR architecture are all linear and regular memory maps.
A flexible interrupt module has its control registers in the I/O space with an additional Global Interrupt Enable bit in
the Status Register. All interrupts have a separate Interrupt Vector in the Interrupt Vector table. The interrupts have
priority in accordance with their Interrupt Vector position. The lower the Interrupt Vector address, the higher the
priority.
The I/O memory space contains 64 addresses for CPU peripheral functions as Control Registers, SPI, and other
I/O functions. The I/O memory can be accessed as the data space locations, 0x0000 - 0x003F.
4.2
ALU – Arithmetic Logic Unit
The high-performance AVR ALU operates in direct connection with all the 16 general purpose working registers.
Within a single clock cycle, arithmetic operations between general purpose registers or between a register and an
immediate are executed. The ALU operations are divided into three main categories – arithmetic, logical, and bit-
functions. Some implementations of the architecture also provide a powerful multiplier supporting both
signed/unsigned multiplication and fractional format. See document “AVR Instruction Set” and section “Instruction
Set Summary” on page 150 for a detailed description.
4.3
Status Register
The Status Register contains information about the result of the most recently executed arithmetic instruction. This
information can be used for altering program flow in order to perform conditional operations. Note that the Status
Register is updated after all ALU operations, as specified in document “AVR Instruction Set” and section “Instruc-
tion Set Summary” on page 150. This will in many cases remove the need for using the dedicated compare
instructions, resulting in faster and more compact code.
The Status Register is not automatically stored when entering an interrupt routine and restored when returning
from an interrupt. This must be handled by software.
4.4
General Purpose Register File
The Register File is optimized for the AVR Enhanced RISC instruction set. In order to achieve the required perfor-
mance and flexibility, the following input/output schemes are supported by the Register File:
One 8-bit output operand and one 8-bit result input
Two 8-bit output operands and one 8-bit result input
One 16-bit output operand and one 16-bit result input
相關(guān)PDF資料
PDF描述
935189350112 16 X 4 OTHER FIFO, 600 ns, PDSO16
933715220118 16 X 4 OTHER FIFO, 120 ns, PDSO16
935189350118 16 X 4 OTHER FIFO, 600 ns, PDSO16
933714740653 16 X 4 OTHER FIFO, 600 ns, PDSO16
933714740652 16 X 4 OTHER FIFO, 600 ns, PDSO16
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
9351MC2-BKV 制造商:BEVCO Ergonomic Seating 功能描述:DELUXE CLEANROOM TASK STOOL ON GLIDES W/FOOTRING, Approval Categories:Certified 制造商:BEVCO Ergonomic Seating 功能描述:DELUXE CLEANROOM TASK STOOL ON GLIDES W/FOOTRING, Body Material:Vinyl Seat & Back, Foam Padding, Polyproplene Backshell, Aluminum Base, Color:Black, For Use With:Bevco A5 Adjustable Armrests & 3850S/5 Dual-Wheel Hard-Floor Casters , RoHS Compliant: NA
9351MC2-BLV 制造商:BEVCO Ergonomic Seating 功能描述:DELUXE CLEANROOM TASK STOOL ON GLIDES W/FOOTRING, Body Material:Vinyl Seat & Back, Foam Padding, Polyproplene Backshell, Aluminum Base, Color:Royal Blue, Series:9000, Size:Seat: 20"W x 18"D x 3"H, Back: 17.5"W x 16"H x 3"D , RoHS Compliant: NA
9351ME-CH 制造商:BEVCO Ergonomic Seating 功能描述:DELUXE ESD TASK STOOL ON GLIDES W/FOOTRING, Body Material:ESD Fabric Seat & Back, Foam Padding, ESD Polyproplene Backshell, Aluminum Base, Color:Charcoal, Series:9000, Size:Seat: 20"W x 18"D x 3"H, Back: 17.5"W x 16"H x 3"D , RoHS Compliant: NA
9351ME-NY 制造商:BEVCO Ergonomic Seating 功能描述:DELUXE ESD TASK STOOL ON GLIDES W/FOOTRING, Approval Categories:Exceeds ANSI/BIF 制造商:BEVCO Ergonomic Seating 功能描述:DELUXE ESD TASK STOOL ON GLIDES W/FOOTRING, Body Material:ESD Fabric Seat & Back, Foam Padding, ESD Polyproplene Backshell, Aluminum Base, Color:Navy Blue, Series:9000, Size:Seat: 20"W x 18"D x 3"H, Back: 17.5"W x 16"H x 3"D , RoHS Compliant: NA
9352 功能描述:螺絲和緊固件 1" 10-32 NYLON PAN RoHS:否 制造商:Unspecified 產(chǎn)品: 類型:Washer 螺紋大小: 長(zhǎng)度: 材料:Steel 電鍍:Nickel 螺絲頭: 螺絲類型: