參數(shù)資料
型號(hào): A42MX36-CQ208A
元件分類: FPGA
英文描述: FPGA, 54000 GATES, CQFP208
封裝: CERAMIC, QFP-208
文件頁數(shù): 28/76頁
文件大?。?/td> 429K
代理商: A42MX36-CQ208A
MX Automotive Family FPGAs
1- 2 8
v2 .0
Global Clock Network
tCKH
Input LOW to HIGH
FO = 16
FO = 128
8.7
ns
tCKL
Input HIGH to LOW
FO = 16
FO = 128
9.2
ns
tPWH
Minimum Pulse Width HIGH
FO = 16
FO = 128
4.2
4.4
ns
tPWL
Minimum Pulse Width LOW
FO = 16
FO = 128
4.2
ns
tCKSW
Maximum Skew
FO = 16
FO = 128
0.7
1.0
ns
tP
Minimum Period
FO = 16
FO = 128
8.8
9.2
ns
fMAX
Maximum Frequency
FO = 16
FO = 128
170
164
MHz
TTL Output Module Timing4
tDLH
Data-to-Pad HIGH
6.2
ns
tDHL
Data-to-Pad LOW
7.5
ns
tENZH
Enable Pad Z to HIGH
7.1
ns
tENZL
Enable Pad Z to LOW
8.8
ns
tENHZ
Enable Pad HIGH to Z
14.9
ns
tENLZ
Enable Pad LOW to Z
11
ns
dTLH
Delta LOW to HIGH
0.04
ns/pF
dTHL
Delta HIGH to LOW
0.05
ns/pF
CMOS Output Module Timing4
tDLH
Data-to-Pad HIGH
7.5
ns
tDHL
Data-to-Pad LOW
6.4
ns
tENZH
Enable Pad Z to HIGH
6.4
ns
tENZL
Enable Pad Z to LOW
9.2
ns
tENHZ
Enable Pad HIGH to Z
14.9
ns
tENLZ
Enable Pad LOW to Z
11
ns
dTLH
Delta LOW to HIGH
0.07
ns/pF
dTHL
Delta HIGH to LOW
0.05
ns/pF
Table 1-6 A40MX04 Timing Characteristics (Nominal 5.0V Operation)
Worst-Case Automotive Conditions, VCC = 4.75V, TJ = 125°C (Continued)
‘Std’ Speed
Parameter
Description
Min.
Max.
Units
1. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating
device performance. Post-route timing analysis or simulation is required to determine actual performance.
2. Set-up times assume fanout of 3. Further testing information can be obtained from the Timer utility.
3. The hold time for the DFME1A macro may be greater than 0 ns. Use the Series or later Timer to check the hold time for this macro.
4. Delays based on 35 pF loading.
相關(guān)PDF資料
PDF描述
A42MX36-CQ256A FPGA, 54000 GATES, CQFP256
A42MX36-1RQ208I FPGA, 2438 CLBS, 36000 GATES, 91 MHz, PQFP208
A42MX36-1RQ208 FPGA, 2438 CLBS, 36000 GATES, 91 MHz, PQFP208
A42MX36-1RQG208I FPGA, 2438 CLBS, 36000 GATES, 91 MHz, PQFP208
A42MX36-1RQG208 FPGA, 2438 CLBS, 36000 GATES, 91 MHz, PQFP208
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
A42MX36-CQ208B 功能描述:IC FPGA MX SGL CHIP 54K 208-CQFP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場(chǎng)可編程門陣列) 系列:MX 標(biāo)準(zhǔn)包裝:1 系列:ProASICPLUS LAB/CLB數(shù):- 邏輯元件/單元數(shù):- RAM 位總計(jì):129024 輸入/輸出數(shù):248 門數(shù):600000 電源電壓:2.3 V ~ 2.7 V 安裝類型:表面貼裝 工作溫度:- 封裝/外殼:352-BFCQFP,帶拉桿 供應(yīng)商設(shè)備封裝:352-CQFP(75x75)
A42MX36-CQ208M 制造商:Microsemi Corporation 功能描述:FPGA 54K GATES 1184 CELLS 79MHZ/131MHZ 0.45UM 3.3V/5V 208CQF - Trays 制造商:Microsemi Corporation 功能描述:IC FPGA 176 I/O 208CQFP 制造商:Microsemi Corporation 功能描述:IC FPGA MX SGL CHIP 54K 208-CQFP
A42MX36-CQ256 功能描述:IC FPGA MX SGL CHIP 54K 256-CQFP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場(chǎng)可編程門陣列) 系列:MX 標(biāo)準(zhǔn)包裝:1 系列:ProASICPLUS LAB/CLB數(shù):- 邏輯元件/單元數(shù):- RAM 位總計(jì):129024 輸入/輸出數(shù):248 門數(shù):600000 電源電壓:2.3 V ~ 2.7 V 安裝類型:表面貼裝 工作溫度:- 封裝/外殼:352-BFCQFP,帶拉桿 供應(yīng)商設(shè)備封裝:352-CQFP(75x75)
A42MX36-CQ256B 功能描述:IC FPGA MX SGL CHIP 54K 256-CQFP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場(chǎng)可編程門陣列) 系列:MX 標(biāo)準(zhǔn)包裝:1 系列:ProASICPLUS LAB/CLB數(shù):- 邏輯元件/單元數(shù):- RAM 位總計(jì):129024 輸入/輸出數(shù):248 門數(shù):600000 電源電壓:2.3 V ~ 2.7 V 安裝類型:表面貼裝 工作溫度:- 封裝/外殼:352-BFCQFP,帶拉桿 供應(yīng)商設(shè)備封裝:352-CQFP(75x75)
A42MX36-CQ256M 制造商:Microsemi Corporation 功能描述:FPGA 54K GATES 1184 CELLS 79MHZ/131MHZ 0.45UM 3.3V/5V 256CQF - Trays 制造商:Microsemi Corporation 功能描述:IC FPGA 202 I/O 256CQFP