fS DSD, SR = 44.1 kHz, 0 dBFS @ 10 kHz T" />
參數(shù)資料
型號(hào): AD1955ARSZ
廠商: Analog Devices Inc
文件頁數(shù): 4/24頁
文件大?。?/td> 0K
描述: IC DAC AUDIO MULTIBIT 28-SSOP
產(chǎn)品培訓(xùn)模塊: Data Converter Fundamentals
DAC Architectures
標(biāo)準(zhǔn)包裝: 47
位數(shù): 16,24
數(shù)據(jù)接口: 串行
轉(zhuǎn)換器數(shù)目: 2
電壓電源: 模擬和數(shù)字
功率耗散(最大): 210mW
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 28-SSOP(0.209",5.30mm 寬)
供應(yīng)商設(shè)備封裝: 28-SSOP
包裝: 管件
輸出數(shù)目和類型: 4 電流,單極
采樣率(每秒): 192k
產(chǎn)品目錄頁面: 781 (CN2011-ZH PDF)
配用: EVAL-AD1955EBZ-ND - BOARD EVAL FOR AD1955
REV. 0
–12–
AD1955
TPC 31. FFT Plot, 64
fS DSD, SR = 44.1 kHz,
0 dBFS @ 10 kHz
TPC 32. Wideband FFT Plot, 64
fS DSD,
SR = 44.1 kHz, 0 dBFS @ 10 kHz
(continued from page 1)
sample rate converters. The AD1955 can be configured in left-
justified, I
2S, right-justified, or DSP serial port compatible
modes. It can support MSB first, twos complement format, 16,
18, 20, and 24 bits in all standard PCM modes. The AD1955
also has an interface for SACD playback and an external digital
filter interface for use with an external digital interpolation filter
or HDCD decoder. The AD1955 uses a 5 V power supply. It is
fabricated on a single monolithic integrated circuit and is housed
in a 28-lead SSOP package for operation over the temperature
range –40
°C to +85°C.
OPERATING FEATURES
Serial Data Input Port
The AD1955’s flexible serial data input port accepts standard
PCM audio data and external digital filter output data in twos
complement, MSB-first format in PCM/External Digital Filter
Mode, and a dedicated SACD serial port accepts DSD bit stream
data in SACD Mode. If the PCM Mode is selected by Control
Register 0 Bits 12 and 13, the left channel data field always pre-
cedes the right channel data field. The serial data format and
word length in PCM Mode are set by the mode select bits (Bits 4
and 5 and Bits 2 and 3, respectively) in the SPI control register.
In all data formats except for the Right-Justified Mode, the
serial port will accept an arbitrary number of bits up to a limit of
24 (extra bits will not cause an error, but they will be truncated
internally). In Right-Justified Mode, Control Register 0, Bits 2
and 3 are used to set the word length to 16, 18, 20, or 24 bits.
The default on power up is 24-bit, I
2S.
In the External Digital Filter Mode, selected by Control Regis-
ter 0 Bits 12 and 13, Bits 2 and 3 are used to set the word length
to 16, 18, 20, or 24 bits and the format is set with Bits 4 and 5.
For a burst-mode clock, the format should be set to left-justified.
DSP Mode is not used. The LRCLK is always falling-edge active.
The default on power-up is 24-bit mode in PCM and External
Digital Filter Mode.
In SACD Mode, selected by Control Register 0 Bits 12 and 13,
the SACD port will accept a DSD bit stream.
When the SPI Control Port is not being used, the SPI pins (24,
25, and 26) should be tied to DGND or DVDD.
Serial Data Format in PCM Mode
The supported formats are shown in Figure 1. For detailed
timing, see Figure 2.
In Left-Justified Mode, LRCLK is high for the left channel and
low for the right channel. Data should be valid on the rising
edge of BCLK. The MSB is left-justified to an LRCLK transi-
tion, with no MSB delay.
In I
2S Mode, LRCLK is low for the left channel and high for
the right channel. Data should be valid on the rising edge of
BCLK. The MSB is left-justified to an LRCLK transition but
with a single BCLK period delay.
In DSP serial port mode, LRCLK must pulse high for at least
one bit clock period before the MSB of the left channel is valid,
and LRCLK must pulse high again for at least one bit clock
period before the MSB of the right channel is valid. Data should
be valid on the falling edge of BCLK. The DSP serial port mode
can be used with any word length up to 24 bits.
In this mode, it is the responsibility of the DSP to ensure that the
left data is transmitted with the first LRCLK pulse after RESET,
and that synchronism is maintained from that point forward.
In Right-Justified Mode (16 bits shown), LRCLK is high for the
left channel and low for the right channel. Data should be valid
on the rising edge of BCLK.
In normal operation, there are 64 bit clocks per frame (or 32 per
half-frame). When the SPI word length control bits (Bits 2 and
3 in Control Register 0) are set to 24 bits (0:0), the serial port
will begin to accept data starting at the eighth bit clock pulse
after the LRCLK transition. When the word length control bits
are set to 20-bit mode, data is accepted starting at the 12
th bit
clock position. In 18-bit mode, data is accepted starting at the
14
th bit clock position. In 16-bit mode, data is accepted starting
at the 16th bit clock position.
Note that the AD1955 is capable of a 32
fS BCLK frequency
“packed mode” where the MSB is left-justified to an LRCLK
transition, and the LSB is right-justified to the next LRCLK
transition. LRCLK is high for the left channel, and low for the
right channel. Data is valid on the rising edge of BCLK. Packed
mode can be used when the AD1955 is programmed in Left-
Justified Mode.
相關(guān)PDF資料
PDF描述
ICS870919BRI-01LFT IC CLK GENERATOR LVCMOS 28QSOP
LTC1446IN8#PBF IC D/A CONV 12BIT R-R DUAL 8-DIP
VI-B4D-MY-F3 CONVERTER MOD DC/DC 85V 50W
LTC1446LCS8#PBF IC D/A CONV 12BIT R-R DUAL 8SOIC
VE-B4W-MV-F4 CONVERTER MOD DC/DC 5.5V 150W
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD1955ARSZRL 功能描述:IC DAC AUDIO 16-24BIT 28SSOP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉(zhuǎn)換器 系列:- 標(biāo)準(zhǔn)包裝:47 系列:- 設(shè)置時(shí)間:2µs 位數(shù):14 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 電壓電源:單電源 功率耗散(最大):55µW 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:28-SSOP(0.209",5.30mm 寬) 供應(yīng)商設(shè)備封裝:28-SSOP 包裝:管件 輸出數(shù)目和類型:1 電流,單極;1 電流,雙極 采樣率(每秒):*
AD1955YRS 制造商:AD 制造商全稱:Analog Devices 功能描述:High Performance Multibit DAC with SACD Playback
AD1955YRSRL 制造商:AD 制造商全稱:Analog Devices 功能描述:High Performance Multibit DAC with SACD Playback
AD1958 制造商:AD 制造商全稱:Analog Devices 功能描述:PLL/Multibit DAC
AD1958YRS 制造商:Rochester Electronics LLC 功能描述:HIGH PERFORMANCE PLL/MULTIBIT DAC - Bulk 制造商:Analog Devices 功能描述: