參數(shù)資料
型號(hào): AD5160BRJZ10-R2
廠商: Analog Devices Inc
文件頁(yè)數(shù): 7/16頁(yè)
文件大?。?/td> 0K
描述: IC POT DGTL SPI 256POS SOT23-8
標(biāo)準(zhǔn)包裝: 1
接片: 256
電阻(歐姆): 10k
電路數(shù): 1
溫度系數(shù): 標(biāo)準(zhǔn)值 45 ppm/°C
存儲(chǔ)器類(lèi)型: 易失
接口: 3 線(xiàn)串行(芯片選擇)
電源電壓: 2.7 V ~ 5.5 V
工作溫度: -40°C ~ 125°C
安裝類(lèi)型: 表面貼裝
封裝/外殼: SOT-23-8
供應(yīng)商設(shè)備封裝: SOT-23-8
包裝: 標(biāo)準(zhǔn)包裝
其它名稱(chēng): AD5160BRJZ10-R2DKR
AD5160
Rev. B | Page 15 of 1
6
PROGRAMMING THE POTENTIOMETER DIVIDER
Voltage Output Operation
The digital potentiometer easily generates a voltage divider at
wiper-to-B and wiper-to-A proportional to the input voltage at
A-to-B. Unlike the polarity of VDD to GND, which must be
positive, voltage across A to B, W to A, and W to B can be at
either polarity.
If ignoring the effect of the wiper resistance for approximation,
connecting the A terminal to 5 V and the B terminal to ground
produces an output voltage at the wiper-to-B starting at 0 V up
to 1 LSB less than 5 V. Each LSB of voltage is equal to the
voltage applied across Terminal A and Terminal B divided by
the 256 positions of the potentiometer divider. The general
equation defining the output voltage at VW with respect to
ground for any valid input voltage applied to Terminal A and
Terminal B is
B
A
W
V
D
V
256
)
(
+
=
D
256
(3)
For a more accurate calculation, which includes the effect of
wiper resistance, VW can be found as
B
WA
A
WB
W
V
D
R
V
D
R
D
V
256
)
(
256
)
(
)
(
+
=
(4)
Operation of the digital potentiometer in the divider mode
results in a more accurate operation over temperature. Unlike
the rheostat mode, the output voltage is dependent mainly on
the ratio of the internal resistors (RWA and RWB) and not the
absolute values. Therefore, the temperature drift reduces to
15 ppm/°C.
SPI-COMPATIBLE 3-WIRE SERIAL BUS
The AD5160 contains a 3-wire SPI-compatible digital interface
(SDI, CS, and CLK). The 8-bit serial word must be loaded MSB
first. The format of the word is shown in
.
The positive-edge sensitive CLK input requires clean transitions
to avoid clocking incorrect data into the serial input register.
Standard logic families work well. If mechanical switches are
used for product evaluation, they should be debounced by a
flip-flop or other suitable means. When CS is low, the clock
loads data into the serial register on each positive clock edge
(see
).
The data setup and data hold times in the specification table
determine the valid timing requirements. The AD5160 uses an
8-bit serial input data register word that is transferred to the
internal RDAC register when the CS line returns to logic high.
Extra MSB bits are ignored.
ESD PROTECTION
All digital inputs are protected with a series input resistor and
parallel Zener ESD structures are shown in Figure 40 and
Figure 41. This applies to SDI, CLK, and CS, which are the
digital input pins.
LOGIC
340
GND
Figure 40. ESD Protection of Digital Pins
A,B,W
GND
Figure 41. ESD Protection of Resistor Terminals
POWER-UP SEQUENCE
Because the ESD protection diodes limit the voltage compliance
at the A, B, and W terminals, it is important to power VDD/GND
before applying any voltage to the A, B, and W terminals;
otherwise, the diode forward biases such that VDD is powered
unintentionally and may affect the rest of the user’s circuit. The
ideal power-up sequence is in the following order: GND, VDD,
digital inputs, and then VA/B/W. The relative order of powering
VA, VB, VW, and the digital inputs is not important as long as
they are powered after VDD/GND.
LAYOUT AND POWER SUPPLY BYPASSING
It is a good practice to employ compact, minimum lead length
layout design. Keep the leads to the inputs as direct as possible
with a minimum conductor length. Ground paths should have
low resistance and low inductance.
Similarly, it is also a good practice to bypass the power supplies
with quality capacitors for optimum stability. Bypass supply
leads to the device with disc or chip ceramic capacitors of
0.01 μF to 0.1 μF. To minimize any transient disturbance and
low frequency ripple, apply low ESR 1 μF to 10 μF tantalum or
electrolytic capacitors at the supplies (see Figure 42). To
minimize the ground bounce, join the digital ground remotely
to the analog ground at a single point.
AD5160
VDD
C1
C3
GND
10
μF
0.1
μF
+
VDD
Figure 42. Power Supply Bypassing
相關(guān)PDF資料
PDF描述
ISL12027IVZ IC RTC/CALENDAR EEPROM 8-TSSOP
ISL12027IV30AZ IC RTC/CALENDAR EEPROM 8-TSSOP
ISL12029AIV27Z-T IC RTC/CALENDAR EEPROM 14TSSOP
ISL12029AIB27Z-T IC RTC/CALENDAR EEPROM 14SOIC
ISL12028AIV27Z-T IC RTC/CALENDAR EEPROM 14TSSOP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD5160BRJZ10-R22 制造商:AD 制造商全稱(chēng):Analog Devices 功能描述:256-Position SPI-Compatible Digital Potentiometer
AD5160BRJZ10-RL7 功能描述:IC POT DGTL SPI 256POS SOT23-8 RoHS:是 類(lèi)別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)字電位器 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:1 系列:- 接片:256 電阻(歐姆):100k 電路數(shù):1 溫度系數(shù):標(biāo)準(zhǔn)值 35 ppm/°C 存儲(chǔ)器類(lèi)型:非易失 接口:3 線(xiàn)串口 電源電壓:2.7 V ~ 5.25 V 工作溫度:-40°C ~ 85°C 安裝類(lèi)型:表面貼裝 封裝/外殼:8-WDFN 裸露焊盤(pán) 供應(yīng)商設(shè)備封裝:8-TDFN-EP(3x3) 包裝:剪切帶 (CT) 產(chǎn)品目錄頁(yè)面:1399 (CN2011-ZH PDF) 其它名稱(chēng):MAX5423ETA+TCT
AD5160BRJZ10-RL7 制造商:Analog Devices 功能描述:IC DPOT SPI 256POS SOT23-8 制造商:Analog Devices 功能描述:IC, DPOT, SPI, 256POS, SOT23-8
AD5160BRJZ10-RL72 制造商:AD 制造商全稱(chēng):Analog Devices 功能描述:256-Position SPI-Compatible Digital Potentiometer
AD5160BRJZ5 制造商:Analog Devices 功能描述:DPOT 8BIT 5K 256 SPI SOT23-8 制造商:Analog Devices 功能描述:DPOT, 8BIT, 5K, 256, SPI, SOT23-8