參數(shù)資料
型號(hào): AD5551BRZ
廠商: Analog Devices Inc
文件頁數(shù): 3/16頁
文件大?。?/td> 0K
描述: IC DAC 14BIT SERIAL-IN 8-SOIC
產(chǎn)品培訓(xùn)模塊: Data Converter Fundamentals
DAC Architectures
標(biāo)準(zhǔn)包裝: 1
設(shè)置時(shí)間: 1µs
位數(shù): 14
數(shù)據(jù)接口: 串行
轉(zhuǎn)換器數(shù)目: 1
電壓電源: 單電源
功率耗散(最大): 6.05mW
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 8-SOIC(0.154",3.90mm 寬)
供應(yīng)商設(shè)備封裝: 8-SOIC
包裝: 管件
輸出數(shù)目和類型: 1 電壓,單極;1 電壓,雙極
采樣率(每秒): 1M
產(chǎn)品目錄頁面: 783 (CN2011-ZH PDF)
AD5551/AD5552
Rev. A | Page 11 of 16
THEORY OF OPERATION
The AD5551/AD5552 are single, 14-bit, serial input, voltage
output DACs. They operate from a single supply ranging from
2.7 V to 5.5 V and consume typically 125 μA with a supply of
5 V. Data is written to these devices in a 14-bit word format, via
a 3-or 4-wire serial interface. To ensure a known power-up
state, these parts were designed with a power-on reset function.
In unipolar mode, the output is reset to 0 V, while in bipolar
mode, the AD5552 output is set to VREF. Kelvin sense
connections for the reference and analog ground are included
on the AD5552.
DIGITAL-TO-ANALOG SECTION
The DAC architecture consists of two matched DAC sections.
A simplified circuit diagram is shown in Figure 22. The DAC
architecture of the AD5551/AD5552 is segmented. The four
MSBs of the 14-bit data word are decoded to drive 15 switches,
E1 to E15. Each of these switches connects one of 15 matched
resistors to either AGND or VREF. The remaining 10 bits of the
data word drive switches S0 to S9 of a 10-bit voltage mode R-2R
ladder network.
2R . . . . .
S1 . . . . .
2R
S9
2R
E1
2R . . . . .
E2 . . . . .
2R
S0
2R
E15
R
VREF
VOUT
10-BIT R-2R LADDER
FOUR MSBs DECODED
INTO 15 EQUAL SEGMENTS
0
19
43-
0
22
Figure 22. DAC Architecture
With this type of DAC configuration, the output impedance
is independent of code, while the input impedance seen by
the reference is heavily code dependent. The output voltage is
dependent on the reference voltage as shown in the following
equation:
N
REF
OUT
D
V
2
×
=
where:
D is the decimal data word loaded to the DAC register.
N is the resolution of the DAC.
For a reference of 2.5 V, the equation simplifies to the following,
384
,
16
5
.
2
D
V
OUT
×
=
This gives a VOUT of 1.25 V with midscale loaded, and a VOUT
of 2.5 V with full-scale loaded to the DAC. The LSB size is
VREF/16,384.
SERIAL INTERFACE
The AD5551/AD5552 are controlled by a versatile 3-wire serial
interface, which operates at clock rates up to 25 MHz and is
compatible with SPI, QSPI, MICROWIRE, and DSP interface
standards. The timing diagram can be seen in Figure 3. Input
data is framed by the chip select input, CS. After a high-to-low
transition on CS, data is shifted synchronously and latched into
the input register on the rising edge of the serial clock, SCLK.
Data is loaded MSB first in 14-bit words. After 14 data bits
have been loaded into the serial input register, a low-to-high
transition on CS transfers the contents of the shift register to
the DAC. Data can only be loaded to the part while CS is low.
The AD5552 has an LDAC function that allows the DAC latch
to be updated asynchronously by bringing LDAC low after CS
goes high. LDAC should be maintained high while data is
written to the shift register. Alternatively, LDAC may be tied
permanently low to update the DAC synchronously. With
LDAC tied permanently low, the rising edge of CS loads
the data to the DAC.
UNIPOLAR OUTPUT OPERATION
These DACs are capable of driving unbuffered loads of 60 kΩ.
Unbuffered operation results in low-supply current, typically
300 μA, and a low-offset error. The AD5551 provides a unipolar
output swing ranging from 0 V to VREF. The AD5552 can be con-
figured to output both unipolar and bipolar voltages. Figure 23
shows a typical unipolar output voltage circuit. The code table
for this mode of operation is shown in Table 6.
VOUT
VREFF*
DGND
AGND
VDD
DIN
SCLK
CS
AD5551/
AD5552
AD820/
OP196
VREFS*
+
0.1F
10F
UNIPOLAR
OUTPUT
EXTERNAL
OP AMP
2.5V
5V
LDAC*
*AD5552 ONLY.
SERIAL
INTERFACE
01
94
3-
0
23
Figure 23. Unipolar Output
Table 6. Unipolar Code Table
DAC Latch Contents
MSB
LSB
Analog Output
11 1111 1111 1111
VREF × (16,383/16,384)
10 0000 0000 0000
VREF × (8192/16,384) = VREF
00 0000 0000 0001
VREF × (1/16,384)
00 0000 0000 0000
0 V
相關(guān)PDF資料
PDF描述
LTC2624IGN-1#PBF IC DAC 12BIT QUAD R-R 16-SSOP
LTC1446CS8#PBF IC D/A CONV 12BIT R-R DUAL 8SOIC
LTC1448CS8#PBF IC D/A CONV 12BIT R-R DUAL 8SOIC
AD7545AKNZ IC DAC 12BIT MULTIPLYING 20-DIP
VI-BT0-MY-F1 CONVERTER MOD DC/DC 5V 50W
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD5551BRZ-REEL7 功能描述:IC DAC 14BIT SERIAL IN 8SOIC RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉(zhuǎn)換器 系列:- 標(biāo)準(zhǔn)包裝:47 系列:- 設(shè)置時(shí)間:2µs 位數(shù):14 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 電壓電源:單電源 功率耗散(最大):55µW 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:28-SSOP(0.209",5.30mm 寬) 供應(yīng)商設(shè)備封裝:28-SSOP 包裝:管件 輸出數(shù)目和類型:1 電流,單極;1 電流,雙極 采樣率(每秒):*
AD5552 制造商:AD 制造商全稱:Analog Devices 功能描述:5 V, Serial-Input Voltage-Output, 14-Bit DACs
AD5552BR 制造商:Analog Devices 功能描述:DAC 1-CH R-2R 14-bit 14-Pin SOIC N 制造商:Rochester Electronics LLC 功能描述:14-BIT BIPOLAR V-OUT DAC - Bulk 制造商:Analog Devices 功能描述:IC 14BIT DAC 5V SMD 5552 SOIC14
AD5552BR-REEL7 制造商:Analog Devices 功能描述:DAC 1-CH R-2R 14-bit 14-Pin SOIC N T/R
AD5552BRZ 功能描述:IC DAC 14BIT SERIAL IN 14SOIC RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉(zhuǎn)換器 系列:- 標(biāo)準(zhǔn)包裝:1 系列:- 設(shè)置時(shí)間:4.5µs 位數(shù):12 數(shù)據(jù)接口:串行,SPI? 轉(zhuǎn)換器數(shù)目:1 電壓電源:單電源 功率耗散(最大):- 工作溫度:-40°C ~ 125°C 安裝類型:表面貼裝 封裝/外殼:8-SOIC(0.154",3.90mm 寬) 供應(yīng)商設(shè)備封裝:8-SOICN 包裝:剪切帶 (CT) 輸出數(shù)目和類型:1 電壓,單極;1 電壓,雙極 采樣率(每秒):* 其它名稱:MCP4921T-E/SNCTMCP4921T-E/SNRCTMCP4921T-E/SNRCT-ND