參數(shù)資料
型號: AD6644
廠商: Analog Devices, Inc.
英文描述: 14-Bit, 40 MSPS/65 MSPS A/D Converter
中文描述: 14位,40 MSPS/65 MSPS的A / D轉(zhuǎn)換
文件頁數(shù): 13/19頁
文件大?。?/td> 1155K
代理商: AD6644
AD6644
13
REV. 0
In applications where dc-coupling is required, a new differential
output op amp from Analog Devices, the AD8138, can be used
to drive the AD6644 (Figure 28). The AD8138 op amp provides
single-ended-to-differential conversion, which reduces overall
system cost and minimizes layout requirements.
AD8138
C
F
499
AD6644
25
25
AIN
499
0.1 F
V
IN
499
499
5V
AIN
V
REF
DIGITAL
OUTPUTS
V
OCM
C
F
Figure 28. DC-Coupled Analog Input Circuit
Power Supplies
Care should be taken when selecting a power source. Linear
supplies are strongly recommended. Switching supplies tend to
have radiated components that may be
received
by the AD6644.
Each of the power supply pins should be decoupled as closely to
the package as possible using 0.1
μ
F chip capacitors.
The AD6644 has separate digital and analog power supply pins.
The analog supplies are denoted AV
CC
and the digital supply
pins are denoted DV
CC
. AV
CC
and DV
CC
should be separate
power supplies. This is because the fast digital output swings
can couple switching current back into the analog supplies. Note
that AV
CC
must be held within 5% of 5 V. The AD6644 is speci-
fied for DV
CC
= 3.3 V as this is a common supply for digital ASICs.
Output Loading
Care must be taken when designing the data receivers for the
AD6644. It is recommended that the digital outputs drive a
series resistor (e.g. 100
) followed by a gate like 74LCX574.
To minimize capacitive loading, there should only be one gate
on each output pin. An example of this is shown in the evaluation
board schematic shown in Figure 30. The digital outputs of the
AD6644 have a constant output slew rate of 1 V/ns. A typical
CMOS gate combined with a PCB trace will have a load of
approximately 10 pF. Therefore, as each bit switches, 10 mA
(10
pF
1
V
1
ns
) of dynamic current per bit will flow in or out
of the device. A full scale transition can cause up to 140 mA
(14 bits 10 mA/bit) of current to flow through the output stages.
The series resistors should be placed as close to the AD6644 as
possible to limit the amount of current that can flow into the out-
put stage. These switching currents are confined between ground
and the DV
CC
pin. Standard TTL gates should be avoided since
they can appreciably add to the dynamic switching currents of
the AD6644. It should also be noted that extra capacitive loading
will increase output timing and invalidate timing specifications.
Digital output timing is guaranteed with 10 pF loads.
Layout Information
The schematic of the evaluation board (Figure 30) represents a
typical implementation of the AD6644. A multilayer board is
recommended to achieve the best results. It is highly recom-
mended that high-quality, ceramic chip capacitors be used to
decouple each supply pin to ground directly at the device. The
pinout of the AD6644 facilitates ease of use in the implementa-
tion of high frequency, high resolution design practices. All of
the digital outputs are segregated to two sides of the chip, with
the inputs on the opposite side for isolation purposes.
Care should be taken when routing the digital output traces.
To prevent coupling through the digital outputs into the analog
portion of the AD6644, minimal capacitive loading should be
placed on these outputs. It is recommended that a fan-out of
only one gate be used for all AD6644 digital outputs.
The layout of the Encode circuit is equally critical. Any noise
received on this circuitry will result in corruption in the digi-
tization process and lower overall performance. The Encode clock
must be isolated from the digital outputs and the analog inputs.
Jitter Considerations
The signal-to-noise ratio (SNR) for an ADC can be predicted.
When normalized to ADC codes, Equation 1 accurately predicts
the SNR based on three terms. These are jitter, average DNL
error, and thermal noise. Each of these terms contributes to the
noise within the converter.
f
ANALOG
t
J
RMS
SNR
f
t
V
N
ANALOG
RMS
NOISE RMS
N
2
=
×
+
×
×
×
+
log
(
)
(
)
/
20
1
2
2
2
2
2
1 2
ε
π
J
(1)
= analog input frequency.
= rms jitter of the encode (rms sum of encode
source and internal encode circuitry).
= average DNL of the ADC (typically 0.41 LSB).
= Number of bits in the ADC.
V
NOISE RMS
= V rms thermal noise referred to the analog input
of the ADC (typically 2.5 LSB).
For a 14-bit analog-to-digital converter like the AD6644, aper-
ture jitter can greatly affect the SNR performance as the analog
frequency is increased. The chart below shows a family of curves
that demonstrates the expected SNR performance of the AD6644
as jitter increases. The chart is derived from the above equation.
For a complete discussion of aperture jitter, please consult
Analog Devices
Application Note AN-501,
Aperture
Uncertainty and ADC System Performance.
80
ε
N
JITTER
ps
0
S
0.1
55
0.2
0.3
0.4
0.5
0.6
60
65
70
75
AIN = 190MHz
AIN = 150MHz
AIN = 110MHz
AIN = 30MHz
AIN = 70MHz
Figure 29. SNR vs. Jitter
相關(guān)PDF資料
PDF描述
AD6644PCB 14-Bit, 40 MSPS/65 MSPS A/D Converter
AD6644ST 14-Bit, 40 MSPS/65 MSPS A/D Converter
AD6644AST-40 14-Bit, 40 MSPS/65 MSPS A/D Converter
AD6644AST-65 14-Bit, 40 MSPS/65 MSPS A/D Converter
AD6645 14-Bit, 80 MSPS A/D Converter
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD6644AST-40 制造商:Analog Devices 功能描述:ADC Single Pipelined 40Msps 14-bit Parallel 52-Pin LQFP 制造商:Rochester Electronics LLC 功能描述:14 BIT 40 MSPS ADC - Bulk 制造商:Analog Devices 功能描述:CONNECTOR 14 BIT
AD6644AST-65 制造商:Analog Devices 功能描述:ADC Single Pipelined 65Msps 14-bit Parallel 52-Pin LQFP 制造商:Rochester Electronics LLC 功能描述:14 BIT 65 MSPS ADC - Bulk 制造商:Analog Devices 功能描述:A/D Converter (A-D) IC
AD6644ASTZ-40 功能描述:IC ADC 14BIT 40MSPS CMOS 52-LQFP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 其它有關(guān)文件:TSA1204 View All Specifications 標(biāo)準(zhǔn)包裝:1 系列:- 位數(shù):12 采樣率(每秒):20M 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:2 功率耗散(最大):155mW 電壓電源:模擬和數(shù)字 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:48-TQFP 供應(yīng)商設(shè)備封裝:48-TQFP(7x7) 包裝:Digi-Reel® 輸入數(shù)目和類型:4 個單端,單極;2 個差分,單極 產(chǎn)品目錄頁面:1156 (CN2011-ZH PDF) 其它名稱:497-5435-6
AD6644ASTZ-40 制造商:Analog Devices 功能描述:IC 14-BIT ADC
AD6644ASTZ-65 功能描述:IC ADC 14BIT 65MSPS CMOS 52-LQFP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 其它有關(guān)文件:TSA1204 View All Specifications 標(biāo)準(zhǔn)包裝:1 系列:- 位數(shù):12 采樣率(每秒):20M 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:2 功率耗散(最大):155mW 電壓電源:模擬和數(shù)字 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:48-TQFP 供應(yīng)商設(shè)備封裝:48-TQFP(7x7) 包裝:Digi-Reel® 輸入數(shù)目和類型:4 個單端,單極;2 個差分,單極 產(chǎn)品目錄頁面:1156 (CN2011-ZH PDF) 其它名稱:497-5435-6