參數(shù)資料
型號: AD7273BUJ-REEL
廠商: ANALOG DEVICES INC
元件分類: ADC
英文描述: 3MSPS,10-/12-Bit ADCs in 8-Lead TSOT
中文描述: 1-CH 10-BIT SUCCESSIVE APPROXIMATION ADC, SERIAL ACCESS, PDSO8
封裝: MO-193BA, TSOT-8
文件頁數(shù): 19/20頁
文件大?。?/td> 243K
代理商: AD7273BUJ-REEL
19
REV. PrB
PRELIMINARY TECHNICAL DATA
Preliminary Technical Data
AD7273/AD7274
SERIAL INTERFACE
Figures 16 and 17 show the detailed timing diagram for
serial interfacing to the AD7274 and AD7273 respec-
tively. The serial clock provides the conversion clock and
also controls the transfer of information from the
AD7273/AD7274 during conversion.
The
signal initiates the data transfer and conversion
process. The falling edge of
into hold mode, takes the bus out of three-state and the
analog input is sampled at this point. The conversion is
also initiated at this point.
For the AD7274 the conversion will require 14 SCLK
cycles to complete. Once 13 SCLK falling edges have
elapsed the track and hold will go back into track on the
next SCLK rising edge as shown in Figure 16 at point B.
If the rising edge of
occurs before 14 SCLKs have
elapsed then the conversion will be terminated and the
SDATA line will go back into three-state. If 16 SCLKs
are considered in the cycle, the last two bits will be zeros
and SDATA will return to three-state on the 16th SCLK
falling edge as shown in Figure 16.
For the AD7273 the conversion will require 12 SCLK
cycles to complete. Once 11 SCLK falling edges have
elapsed, the track and hold will go back into track on the
next SCLK rising edge, as shown in Figure 17 at point B.
If the rising edge of
occurs before 12 SCLKs have
elapsed then the conversion will be terminated and the
SDATA line will go back into three-state. If 16 SCLKs
are considered in the cycle, the AD7273 will clock out
four trailing zeros for the last four bits and SDATA will
puts the track and hold
Figure 16. AD7274 Serial Interface Timing Diagram
return to three-state on the 16th SCLK falling edge, as
shown in Figure 17.
If the user considers a 14 SCLKs cycle serial interface for
the AD7273/AD7274,
needs to be brought high after
the 14th SCLK falling edge, the last two trailing zeros
will be ignored and SDATA will go back into three-state.
In this case, a 45 MHz serial clock would allow to achieve
3MSPS throughput rate.
going low clocks out the first leading zero to be read
in by the microcontroller or DSP. The remaining data is
then clocked out by subsequent SCLK falling edges
beginning with the 2nd leading zero. Thus, the first fall-
ing clock edge on the serial clock has the first leading
zero provided and also clocks out the second leading zero.
The final bit in the data transfer is valid on the 16th fall-
ing edge, having being clocked out on the previous (15th)
falling edge.
In applications with a slower SCLK, it is possible to read
in data on each SCLK rising edge. In that case, the first
falling edge of SCLK will clock out the second leading
zero and it could be read in the first rising edge. However,
the first leading zero that was clocked out when
low will be missed unless it was not read in the first falling
edge. The 15th falling edge of SCLK will clock out the
last bit and it could be read in the 15th rising SCLK edge.
If
goes low just after one the SCLK falling edge has
elapsed,
will clock out the first leading zero as before
and it may be read in the SCLK rising edge. The next
SCLK falling edge will clock out the second leading zero
and it could be read in the following rising edge.
went
Figure 17. AD7273 Serial Interface Timing Diagram
&6
SCLK
1
5
13
15
SDATA
2 LEADING
ZERO
S
THREE-
STATE
t
4
2
3
4
16
t
5
t
3
t
quiet
t
convert
t
2
THREE-STATE
DB10
t
6
t
7
t
8
14
ZERO
Z
B
t
1
1/ THROUGHPUT
DB11
DB9
ZERO
ZERO
DB0
DB1
2 TRAILING
ZERO
S
&6
13
15
t
5
16
t
quiet
THREE-STATE
t
8
14
ZERO
ZERO
4TRAILING ZERO
S
ZERO
ZERO
B
SCLK
1
SDATA
2 LEADING
ZERO
S
THREE-
STATE
t
4
2
3
4
t
3
t
convert
t
2
DB8
t
6
t
7
ZERO
Z
t
1
1/ THROUGHPUT
DB9
DB0
DB1
10
11
12
相關(guān)PDF資料
PDF描述
AD7274 3MSPS,10-/12-Bit ADCs in 8-Lead TSOT
AD7274BRM 3MSPS,10-/12-Bit ADCs in 8-Lead TSOT
AD7274BUJ-REEL 3MSPS,10-/12-Bit ADCs in 8-Lead TSOT
AD7276 3MSPS,12-/10-/8-Bit ADCs in 6-Lead TSOT
AD7276BRM 3MSPS,12-/10-/8-Bit ADCs in 6-Lead TSOT
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD7273BUJ-REEL7 制造商:AD 制造商全稱:Analog Devices 功能描述:3 MSPS,10-/12-Bit ADCs in 8-Lead TSOT
AD7273BUJZ-500RL7 功能描述:IC ADC 10BIT 3MSPS TSOT23-8 RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 標(biāo)準(zhǔn)包裝:1 系列:microPOWER™ 位數(shù):8 采樣率(每秒):1M 數(shù)據(jù)接口:串行,SPI? 轉(zhuǎn)換器數(shù)目:1 功率耗散(最大):- 電壓電源:模擬和數(shù)字 工作溫度:-40°C ~ 125°C 安裝類型:表面貼裝 封裝/外殼:24-VFQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:24-VQFN 裸露焊盤(4x4) 包裝:Digi-Reel® 輸入數(shù)目和類型:8 個(gè)單端,單極 產(chǎn)品目錄頁面:892 (CN2011-ZH PDF) 其它名稱:296-25851-6
AD7273BUJZ-500RL72 制造商:AD 制造商全稱:Analog Devices 功能描述:3 MSPS,10-/12-Bit ADCs in 8-Lead TSOT
AD7273BUJZ-REEL7 功能描述:IC ADC 10BIT 3MSPS TSOT23-8 RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:- 位數(shù):16 采樣率(每秒):45k 數(shù)據(jù)接口:串行 轉(zhuǎn)換器數(shù)目:2 功率耗散(最大):315mW 電壓電源:模擬和數(shù)字 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:28-SOIC(0.295",7.50mm 寬) 供應(yīng)商設(shè)備封裝:28-SOIC W 包裝:帶卷 (TR) 輸入數(shù)目和類型:2 個(gè)單端,單極
AD7273JNZ 制造商:Analog Devices 功能描述: