參數資料
型號: AD7679ASTZRL
廠商: Analog Devices Inc
文件頁數: 11/28頁
文件大小: 0K
描述: IC ADC 18BIT SAR W/BUFF 48LQFP
標準包裝: 2,000
系列: PulSAR®
位數: 18
采樣率(每秒): 570k
數據接口: 串行,并聯
轉換器數目: 1
功率耗散(最大): 103mW
電壓電源: 模擬和數字
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 48-LQFP
供應商設備封裝: 48-LQFP(7x7)
包裝: 帶卷 (TR)
輸入數目和類型: 1 個差分,雙極
配用: EVAL-AD7679CBZ-ND - BOARD EVALUATION FOR AD7679
AD7679
Rev. A | Page 19 of 28
Power Supply
The AD7679 uses three sets of power supply pins: an analog 5 V
supply (AVDD), a digital 5 V core supply (DVDD), and a digital
output interface supply (OVDD). The OVDD supply defines
the output logic level and allows direct interface with any logic
working between 2.7 V and DVDD + 0.3 V. To reduce the
number of supplies needed, the digital core (DVDD) can be
supplied through a simple RC filter from the analog supply, as
shown in Figure 25. The AD7679 is independent of power
supply sequencing once OVDD does not exceed DVDD by
more than 0.3 V, and is therefore free from supply voltage
induced latch-up. Additionally, it is very insensitive to power
supply variations over a wide frequency range (see Figure 30).
FREQUECY (kHz)
65
P
S
RR
(dB)
40
100
1000
10000
110
60
55
50
45
03085-0-032
Figure 30. PSRR vs. Frequency
POWER DISSIPATION VERSUS THROUGHPUT
The AD7679 automatically reduces its power consumption at
the end of each conversion phase. During the acquisition phase,
the operating currents are very low, which allows for a
significant power savings when the conversion rate is reduced,
as shown in Figure 31. This feature makes the AD7679 ideal for
very low power battery applications.
It should be noted that the digital interface remains active even
during the acquisition phase. To reduce the operating digital
supply currents even further, the digital inputs need to be
driven close to the power rails (DVDD and DGND), and
OVDD should not exceed DVDD by more than 0.3 V.
SAMPLING RATE (SPS)
1000000
POW
E
R
D
ISSA
PA
TION
(
μW)
1M
100000
10000
1000
100
10
1
0.1
100k
10k
1k
100
1
10
PDBUF HIGH
03085-0-033
Figure 31. Power Dissipation vs. Sample Rate
CONVERSION CONTROL
Figure 32 shows the detailed timing diagrams of the conversion
process. The AD7679 is controlled by the CNVST signal, which
initiates conversion. Once initiated, it cannot be restarted or
aborted, even by PD, until the conversion is complete. The
CNVST signal operates independently of CS and RD.
CNVST
t1
t2
MODE
ACQUIRE
CONVERT
ACQUIRE
CONVERT
t7
t8
BUSY
t4
t3
t5
t6
03085-0-034
Figure 32. Basic Conversion Timing
Although CNVST is a digital signal, it should be designed with
special care with fast, clean edges and levels with minimum
overshoot and undershoot or ringing.
For applications where SNR is critical, the CNVST signal should
have very low jitter. This may be achieved by using a dedicated
oscillator for CNVST generation, or to clock it with a high
frequency low jitter clock, as shown in
.
For other applications, conversions can be automatically
initiated. If CNVST is held low when BUSY is low, the AD7679
controls the acquisition phase and automatically initiates a new
conversion. By keeping CNVST low, the AD7679 keeps the
conversion process running by itself. It should be noted that the
analog input has to be settled when BUSY goes low. Also, at
power-up, CNVST should be brought low once to initiate the
conversion process. In this mode, the AD7679 could sometimes
run slightly faster than the guaranteed limits of 570 kSPS.
相關PDF資料
PDF描述
LTC2855IGN#TRPBF IC TXRX RS485/RS422 16-SSOP
MS3102R20-15S CONN RCPT 7POS BOX MNT W/SCKT
D38999/24FB5SC CONN RCPT 5POS JAM NUT W/SCKT
IDT7201LA12SO8 IC MEM FIFO 512X9 12NS 28-SOIC
MS3102C20-15S CONN RCPT 7POS BOX MNT W/SCKT
相關代理商/技術參數
參數描述
AD7679CB1 制造商:AD 制造商全稱:Analog Devices 功能描述:18-Bit, 2.5 LSB INL, 570 kSPS SAR ADC
AD767A 制造商:AD 制造商全稱:Analog Devices 功能描述:Microprocessor-Compatible 12-Bit D/A Converter
AD767ACHIPS 制造商:AD 制造商全稱:Analog Devices 功能描述:Microprocessor-Compatible 12-Bit D/A Converter
AD767AD 功能描述:IC DAC 12BIT W/AMP 24-CDIP RoHS:否 類別:集成電路 (IC) >> 數據采集 - 數模轉換器 系列:- 產品培訓模塊:Data Converter Fundamentals DAC Architectures 標準包裝:750 系列:- 設置時間:7µs 位數:16 數據接口:并聯 轉換器數目:1 電壓電源:雙 ± 功率耗散(最大):100mW 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:28-LCC(J 形引線) 供應商設備封裝:28-PLCC(11.51x11.51) 包裝:帶卷 (TR) 輸出數目和類型:1 電壓,單極;1 電壓,雙極 采樣率(每秒):143k
AD767BD 功能描述:IC DAC 12BIT W/AMP 24-CDIP RoHS:否 類別:集成電路 (IC) >> 數據采集 - 數模轉換器 系列:- 產品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:1,000 系列:- 設置時間:1µs 位數:8 數據接口:串行 轉換器數目:8 電壓電源:雙 ± 功率耗散(最大):941mW 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:24-SOIC(0.295",7.50mm 寬) 供應商設備封裝:24-SOIC W 包裝:帶卷 (TR) 輸出數目和類型:8 電壓,單極 采樣率(每秒):*