參數(shù)資料
型號: AD7840KPZ
廠商: Analog Devices Inc
文件頁數(shù): 13/16頁
文件大小: 0K
描述: IC DAC 14BIT LOW PWR 5V 28-PLCC
產(chǎn)品培訓模塊: Data Converter Fundamentals
DAC Architectures
標準包裝: 1
設置時間: 2.5µs
位數(shù): 14
數(shù)據(jù)接口: 串行,并聯(lián)
轉換器數(shù)目: 1
電壓電源: 雙 ±
功率耗散(最大): 100mW
工作溫度: 0°C ~ 70°C
安裝類型: 表面貼裝
封裝/外殼: 28-LCC(J 形引線)
供應商設備封裝: 28-PLCC(11.51x11.51)
包裝: 管件
輸出數(shù)目和類型: 1 電壓,雙極
采樣率(每秒): 400k
AD7840
REV. B
–6–
OP AMP SECTION
The output from the voltage mode DAC is buffered by a
noninverting amplifier. Internal scaling resistors on the AD7840
configure an output voltage range of
±3 V for an input reference
voltage of +3 V. The arrangement of these resistors around the
output op amp is as shown in Figure 1. The buffer amplifier is
capable of developing
±3 V across a 2 k and 100 pF load to
ground and can produce 6 V peak-to-peak sine wave signals to a
frequency of 20 kHz. The output is updated on the falling edge
of the LDAC input. The amplifier settles to within 1/2 LSB of
its final value in typically less than 2.5
s.
The small signal (200 mV p-p) bandwidth of the output buffer
amplifier is typically 1 MHz. The output noise from the ampli-
fier is low with a figure of 30 nV/
√Hz at a frequency of 1 kHz.
The broadband noise from the amplifier exhibits a typical peak-
to-peak figure of 150
V for a 1 MHz output bandwidth. Figure
4 shows a typical plot of noise spectral density versus frequency
for the output buffer amplifier and for the on-chip reference.
Figure 4. Noise Spectral Density vs. Frequency
TRANSFER FUNCTION
The basic circuit configuration for the AD7840 is shown in Fig-
ure 5. Table II shows the ideal input code to output voltage re-
lationship for this configuration. Input coding to the DAC is 2s
complement with 1 LSB = FS/16,384 = 6 V/16,384 = 366
V.
Figure 5. AD7840 Basic Connection Diagram
Table II. Ideal Input/Output Code Table
DAC Latch Contents
MSB
LSB
Analog Output, VOUT*
0 1 1 1 1 1 1 1 1 1 1 1 1 1
+2.999634 V
0 1 1 1 1 1 1 1 1 1 1 1 1 0
+2.999268 V
0 0 0 0 0 0 0 0 0 0 0 0 0 1
+0.000366 V
0 0 0 0 0 0 0 0 0 0 0 0 0 0
0 V
1 1 1 1 1 1 1 1 1 1 1 1 1 1
–0.000366 V
1 0 0 0 0 0 0 0 0 0 0 0 0 1
–2.999634 V
1 0 0 0 0 0 0 0 0 0 0 0 0 0
–3 V
*Assuming REF IN = +3 V.
The output voltage can be expressed in terms of the input code,
N, using the following expression:
V
OUT =
2
× N × REFIN
16384
8192 ≤ N ≤+8191
INTERFACE LOGIC INFORMATION
The AD7840 contains two 14-bit latches, an input latch and a
DAC latch. Data can be loaded to the input latch in one of two
basic interface formats. The first is a parallel 14-bit wide data
word; the second is a serial interface where 16 bits of data are
serially clocked into the input latch. In the parallel mode, CS
and WR control the loading of data. When the serial data format
is selected, data is loaded using the SCLK, SYNC and SDATA
serial inputs. Data is transferred from the input latch to the
DAC latch under control of the LDAC signal. Only the data in
the DAC latch determines the analog output of the AD7840.
Parallel Data Format
Table III shows the truth table for AD7840 parallel mode op-
eration. The AD7840 normally operates with a parallel input
data format. In this case, all 14 bits of data (appearing on data
inputs D13 (MSB) through D0 (LSB)) are loaded to the
AD7840 input latch at the same time. CS and WR control the
loading of this data. These control signals are level-triggered;
therefore, the input latch can be made transparent by holding
both signals at a logic low level. Input data is latched into the in-
put latch on the rising edge of CS or WR.
The DAC latch is also level triggered. The DAC output is nor-
mally updated on the falling edge of the LDAC signal. However,
both latches cannot become transparent at the same time.
Therefore, if LDAC is hardwired low, the part operates as fol-
lows; with LDAC low and CS and WR high, the DAC latch is
transparent. When CS and WR go low (with LDAC still low),
the input latch becomes transparent but the DAC latch is dis-
abled. When CS or WR return high, the input latch is locked
out and the DAC latch becomes transparent again and the DAC
output is updated. The write cycle timing diagram for parallel
data is shown in Figure 6. Figure 7 shows the simplified parallel
input control logic for the AD7840.
相關PDF資料
PDF描述
VI-B63-MY-B1 CONVERTER MOD DC/DC 24V 50W
VI-B62-MY-B1 CONVERTER MOD DC/DC 15V 50W
VI-2WK-IV-F3 CONVERTER MOD DC/DC 40V 150W
VI-B4X-MY-B1 CONVERTER MOD DC/DC 5.2V 50W
VI-B4W-MY-B1 CONVERTER MOD DC/DC 5.5V 50W
相關代理商/技術參數(shù)
參數(shù)描述
AD7840KPZ-RL 功能描述:14 Bit Digital to Analog Converter 1 28-PLCC (11.51x11.51) 制造商:analog devices inc. 系列:- 包裝:帶卷(TR) 零件狀態(tài):在售 位數(shù):14 數(shù)模轉換器數(shù):1 建立時間:4μs 輸出類型:Voltage - Buffered 差分輸出:無 數(shù)據(jù)接口:并聯(lián),串行 參考類型:外部, 內部 電壓 - 電源,模擬:±5V 電壓 - 電源,數(shù)字:- INL/DNL(LSB):±1(最大),±0.9(最大) 架構:R-2R 工作溫度:0°C ~ 70°C 封裝/外殼:28-LCC(J 形引線) 供應商器件封裝:28-PLCC(11.51x11.51) 標準包裝:1
AD7840LN 制造商:未知廠家 制造商全稱:未知廠家 功能描述:14-Bit Digital-to-Analog Converter
AD7840LP 制造商:未知廠家 制造商全稱:未知廠家 功能描述:14-Bit Digital-to-Analog Converter
AD7840SE/883B 制造商:未知廠家 制造商全稱:未知廠家 功能描述:14-Bit Digital-to-Analog Converter
AD7840SQ 制造商:AD 制造商全稱:Analog Devices 功能描述:LC2MOS Complete 14-Bit DAC