參數(shù)資料
型號: AD9215BRU-105
廠商: Analog Devices Inc
文件頁數(shù): 32/36頁
文件大?。?/td> 0K
描述: IC ADC 10BIT 105MSPS 3V 28-TSSOP
產(chǎn)品變化通告: Product Discontinuance 27/Oct/2011
設(shè)計資源: Very Low Jitter Encode (Sampling) Clocks for High Speed Analog-to-Digital Converters Using ADF4002 (CN0003)
Interfacing the High Frequency AD8331 to AD9215 (CN0096)
標準包裝: 50
位數(shù): 10
采樣率(每秒): 105M
數(shù)據(jù)接口: 并聯(lián)
轉(zhuǎn)換器數(shù)目: 1
功率耗散(最大): 120mW
電壓電源: 單電源
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 28-TSSOP(0.173",4.40mm 寬)
供應(yīng)商設(shè)備封裝: 28-TSSOP
包裝: 管件
輸入數(shù)目和類型: 2 個單端,單極;1 個差分,單極
配用: AD9215BCP-80EBZ-ND - BOARD EVAL FOR AD9215BCP-80
AD9215BCP-65EBZ-ND - BOARD EVAL FOR AD9215BCP-65
AD9215BCP-105EBZ-ND - BOARD EVAL FOR AD9215BCP-105
Data Sheet
AD9215
Rev. B | Page 5 of 36
Table 3. Digital Specifications
AD9215BRU-65/
AD9215BCP-65
AD9215BRU-80/
AD9215BCP-80
AD9215BRU-105/
AD9215BCP-105
Parameter
Temp
Test
Level
Min
Typ
Max
Min
Typ
Max
Min
Typ
Max
Unit
LOGIC INPUTS (CLK, PDWN)
High Level Input Voltage
Full
IV
2.0
V
Low Level Input Voltage
Full
IV
0.8
V
High Level Input Current
Full
IV
650
+10
650
+10
650
+10
A
Low Level Input Current
Full
IV
70
+10
70
+10
70
+10
A
Input Capacitance
Full
V
2
pF
LOGIC OUTPUTS1
DRVDD = 2.5 V
High Level Output Voltage
Full
IV
2.45
V
Low Level Output Voltage
Full
IV
0.05
V
1
Output voltage levels measured with a 5 pF load on each output.
Table 4. Switching Specifications
AD9215BRU-65/
AD9215BCP-65
AD9215BRU-80/
AD9215BCP-80
AD9215BRU-105/
AD9215BCP-105
Parameter
Temp
Test
Level
Min
Typ
Max
Min
Typ
Max
Min
Typ
Max
Unit
CLOCK INPUT PARAMETERS
Maximum Conversion Rate
Full
VI
65
80
105
MSPS
Minimum Conversion Rate
Full
V
5
MSPS
CLOCK Period
Full
V
15.4
12.5
9.5
ns
DATA OUTPUT PARAMETERS
Output Delay1 (tOD)
Full
VI
2.5
4.8
6.5
2.5
4.8
6.5
2.5
4.8
6.5
ns
Pipeline Delay (Latency)
Full
V
5
Cycles
Aperture Delay
25°C
V
2.4
ns
Aperture Uncertainty (Jitter)
25°C
V
0.5
ps rms
Wake-Up Time2
25°C
V
7
ms
OUT-OF-RANGE RECOVERY TIME
25°C
V
1
Cycles
02874-A-002
tA
tPD
N–7
N–6
N–5
N–4
N–3
N–2
N–1
N
N+1
N+2
ANALOG
INPUT
CLK
DATA
OUT
N–1
N
N+1
N+2
N+3
N+4
N+5
N+6
N+7
N+8
Figure 2. Timing Diagram
1
Output delay is measured from CLK 50% transition to DATA 50% transition, with 5 pF load on each output.
2
Wake-up time is dependent on the value of decoupling capacitors; typical values shown with 0.1 F and 10 F capacitors on REFT and REFB.
相關(guān)PDF資料
PDF描述
AD9216BCPZ-105 IC ADC 10BIT DL 105MSPS 64LFCSP
AD9218BST-105 IC ADC 10BIT DUAL 105MSPS 48LQFP
AD9219ABCPZRL7-65 IC ADC 10BIT SRL 65MSPS 64LFCSP
AD9221AR IC ADC 12BIT 1.5MSPS 28-SOIC
AD9222ABCPZRL7-65 IC ADC 12BIT SRL 65MSPS 64LFCSP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD9215BRU-105EB 制造商:AD 制造商全稱:Analog Devices 功能描述:10-Bit, 65/80/105 MSPS, 3V A/D Converter
AD9215BRU-65 功能描述:IC ADC 10BIT 65MSPS 3V 28-TSSOP RoHS:否 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 產(chǎn)品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:2,500 系列:- 位數(shù):12 采樣率(每秒):3M 數(shù)據(jù)接口:- 轉(zhuǎn)換器數(shù)目:- 功率耗散(最大):- 電壓電源:- 工作溫度:- 安裝類型:表面貼裝 封裝/外殼:SOT-23-6 供應(yīng)商設(shè)備封裝:SOT-23-6 包裝:帶卷 (TR) 輸入數(shù)目和類型:-
AD9215BRU-65EB 制造商:Analog Devices 功能描述:Evaluation Board For AD9215 3 V A/D Converter ,10-Bit, 65/80/105 MSPS 制造商:Analog Devices 功能描述:EVAL BD FOR AD9215 3V A/D CNVRTR ,10-BIT, 65/80/105 MSPS - Rail/Tube
AD9215BRU-80 功能描述:IC ADC 10BIT 80MSPS 3V 28-TSSOP RoHS:否 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 產(chǎn)品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:2,500 系列:- 位數(shù):12 采樣率(每秒):3M 數(shù)據(jù)接口:- 轉(zhuǎn)換器數(shù)目:- 功率耗散(最大):- 電壓電源:- 工作溫度:- 安裝類型:表面貼裝 封裝/外殼:SOT-23-6 供應(yīng)商設(shè)備封裝:SOT-23-6 包裝:帶卷 (TR) 輸入數(shù)目和類型:-
AD9215BRU-80EB 制造商:Analog Devices 功能描述:Evaluation Board For AD9215 3 V A/D Converter ,10-Bit, 65/80/105 MSPS 制造商:Analog Devices 功能描述:EVAL BD FOR AD9215 3V A/D CNVRTR ,10-BIT, 65/80/105 MSPS - Rail/Tube