參數(shù)資料
型號: AD9243ASZRL
廠商: Analog Devices Inc
文件頁數(shù): 10/24頁
文件大?。?/td> 0K
描述: IC ADC 14BIT SGL 3MSPS 44MQFP
標準包裝: 800
位數(shù): 14
采樣率(每秒): 3M
數(shù)據(jù)接口: 并聯(lián)
轉(zhuǎn)換器數(shù)目: 7
功率耗散(最大): 145mW
電壓電源: 模擬和數(shù)字
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 44-QFP
供應(yīng)商設(shè)備封裝: 44-MQFP(10x10)
包裝: 帶卷 (TR)
輸入數(shù)目和類型: 2 個單端,單極;1 個差分,單極
AD9243
REV. A
–18–
until the analog input returns within the input range and an-
other conversion is completed. By logical ANDing OTR with
the MSB and its complement, overrange high or underrange low
conditions can be detected. Table V is a truth table for the over/
underrange circuit in Figure 43 which uses NAND gates. Sys-
tems requiring programmable gain conditioning of the AD9243
input signal can immediately detect an out-of-range condition,
thus eliminating gain selection iterations. Also, OTR can be
used for digital offset and gain calibration.
Table V. Out-of-Range Truth Table
OTR
MSB
Analog Input Is
0
In Range
0
1
In Range
1
0
Underrange
1
Overrange
OVER = “1”
UNDER = “1”
MSB
OTR
MSB
Figure 43. Overrange or Underrange Logic
Digital Output Driver Considerations (DRVDD)
The AD9243 output drivers can be configured to interface with
+5 V or 3.3 V logic families by setting DRVDD to +5 V or 3.3 V
respectively. The AD9243 output drivers are sized to provide
sufficient output current to drive a wide variety of logic families.
However, large drive currents tend to cause glitches on the
supplies and may affect SINAD performance. Applications requir-
ing the AD9243 to drive large capacitive loads or large fanout
may require additional decoupling capacitors on DRVDD. In
extreme cases, external buffers or latches may be required.
Clock Input and Considerations
The AD9243 internal timing uses the two edges of the clock
input to generate a variety of internal timing signals. The clock
input must meet or exceed the minimum specified pulsewidth
high and low (tCH and tCL) specifications for the given A/D as
defined in the Switching Specifications at the beginning of the
data sheet to meet the rated performance specifications. For
example, the clock input to the AD9243 operating at 3 MSPS
may have a duty cycle between 45% to 55% to meet this timing
requirement since the minimum specified tCH and tCL is 150 ns.
For clock rates below 3 MSPS, the duty cycle may deviate from
this range to the extent that both tCH and tCL are satisfied.
All high speed high resolution A/Ds are sensitive to the quality
of the clock input. The degradation in SNR at a given full-scale
input frequency (fIN) due to only aperture jitter (tA) can be
calculated with the following equation:
SNR = 20 log10 [1/(2
π f
IN tA)]
In the equation, the rms aperture jitter, tA, represents the root-
sum square of all the jitter sources which include the clock in-
put, analog input signal, and A/D aperture jitter specification.
For example, if a 1.5 MHz full-scale sine wave is sampled by an
A/D with a total rms jitter of 15 ps, the SNR performance of the
A/D will be limited to 77 dB. Undersampling applications are
particularly sensitive to jitter.
The clock input should be treated as an analog signal in cases
where aperture jitter may affect the dynamic range of the
AD9243. As such, supplies for clock drivers should be separated
from the A/D output driver supplies to avoid modulating the
clock signal with digital noise. Low jitter crystal controlled
oscillators make the best clock sources. If the clock is generated
from another type of source (by gating, dividing, or other method),
it should be retimed by the original clock at the last step.
Most of the power dissipated by the AD9243 is from the analog
power supply. However, lower clock speeds will reduce digital
current slightly. Figure 44 shows the relationship between power
and clock rate.
CLOCK FREQUENCY – MHz
125
120
105
6
POWER
mW
5
115
110
5V p-p
2V p-p
100
95
90
4
3
2
1
0
Figure 44. AD9243 Power Consumption vs. Clock
Frequency
相關(guān)PDF資料
PDF描述
AD9244BSTZRL-65 IC ADC 14BIT SGL 65MSPS 48LQFP
AD9245BCPZRL7-80 IC ADC 14BIT SGL 80MSPS 32LFCSP
AD9246BCPZ-105 IC ADC 14BIT 105MSPS 48-LFCSP
AD9248BCPZRL-65 IC ADC 14BIT DUAL 65MSPS 64LFCSP
AD9251BCPZ-65 IC ADC 14BIT 65MSPS 64LFCSP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD9243EB 制造商:AD 制造商全稱:Analog Devices 功能描述:Complete 14-Bit, 3.0 MSPS Monolithic A/D Converter
AD9243-EB 制造商:Analog Devices 功能描述:Evaluation Board For AD9243 制造商:Analog Devices 功能描述:DEV TOOLS, EVAL BD FOR AD9243 - Bulk
AD9244 制造商:AD 制造商全稱:Analog Devices 功能描述:14-Bit, 40/65 MSPS Monolithic A/D Converter
AD9244_05 制造商:AD 制造商全稱:Analog Devices 功能描述:14-Bit, 40 MSPS/65 MSPS A/D Converter
AD9244-40PCB 制造商:Analog Devices 功能描述:EVAL BD FOR AD9244 ,14BIT, 40/65MSPS A/D CNVRTR - Bulk