參數(shù)資料
型號: AD9512UCPZ-EP-R7
廠商: Analog Devices Inc
文件頁數(shù): 3/20頁
文件大?。?/td> 0K
描述: IC CLOCK DIST 5OUT PLL 48LFCSP
標(biāo)準(zhǔn)包裝: 750
類型: 扇出緩沖器(分配),除法器
PLL:
輸入: 時(shí)鐘
輸出: LVCMOS,LVDS,LVPECL
電路數(shù): 1
比率 - 輸入:輸出: 1:5
差分 - 輸入:輸出: 是/是
頻率 - 最大: 1.2GHz
除法器/乘法器: 是/無
電源電壓: 3.135 V ~ 3.465 V
工作溫度: -55°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 48-VFQFN 裸露焊盤,CSP
供應(yīng)商設(shè)備封裝: 48-LFCSP-VQ(7x7)
包裝: 帶卷 (TR)
Enhanced Product
AD9512-EP
Rev. 0 | Page 11 of 20
SYNC STATUS PIN
Table 8.
Parameter
Min
Typ
Max
Unit
Test Conditions/Comments
OUTPUT CHARACTERISTICS
Output Voltage High (VOH)
2.7
V
Output Voltage Low (VOL)
0.4
V
POWER
Table 9.
Parameter
Min
Typ
Max
Unit
Test Conditions/Comments
POWER-UP DEFAULT MODE POWER DISSIPATION
550
600
mW
Power-up default state; does not include power
dissipated in output load resistors. No clock.
POWER DISSIPATION
800
mW
All outputs on. Three LVPECL outputs @ 800 MHz,
two CMOS out @ 62 MHz (5 pF load). Does not include
power dissipated in external resistors.
850
mW
All outputs on. Three LVPECL outputs @ 800 MHz,
two CMOS out @ 125 MHz (5 pF load). Does not include
power dissipated in external resistors.
Full Sleep Power-Down
35
60
mW
Maximum sleep is entered by setting 0x0A[1:0] = 01b
and 0x58[4] = 1b. This powers off all band gap
references. Does not include power dissipated in
terminations.
Power-Down (PDB)
60
80
mW
Set FUNCTION pin for PDB operation by setting
0x58[6:5] = 11b. Pull PDB low. Does not include
power dissipated in terminations.
POWER DELTA
CLK1, CLK2 Power-Down
10
15
25
mW
Divider, DIV 2 to 32 to Bypass
23
27
33
mW
For each divider.
LVPECL Output Power-Down (PD2, PD3)
50
65
75
mW
For each output. Does not include dissipation
in termination (PD2 only).
LVDS Output Power-Down
80
92
110
mW
For each output.
CMOS Output Power-Down (Static)
56
70
85
mW
For each output. Static (no clock).
CMOS Output Power-Down (Dynamic)
115
150
190
mW
For each CMOS output, single-ended. Clocking at
62 MHz with 5 pF load.
CMOS Output Power-Down (Dynamic)
125
165
210
mW
For each CMOS output, single-ended. Clocking at
125 MHz with 5 pF load.
相關(guān)PDF資料
PDF描述
AD9512UCPZ-EP IC CLOCK DIST 5OUT PLL 48LFCSP
AD9513BCPZ-REEL7 IC CLOCK DIST 3OUT PLL 32LFCSP
AD9514BCPZ-REEL7 IC CLOCK DIST 3OUT PLL 32LFCSP
AD9515BCPZ-REEL7 IC CLOCK DIST 2OUT PLL 32LFCSP
AD9516-0BCPZ IC CLOCK GEN 2.8GHZ VCO 64-LFCSP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD9513 制造商:AD 制造商全稱:Analog Devices 功能描述:800 MHz Clock Distribution IC, Dividers, Delay Adjust, Three Outputs
AD9513/PCB 制造商:Analog Devices 功能描述:EVAL BD FOR AD9513 ,800 MHZ CLOCK DISTRIBUTION IC, DIVIDERS, - Bulk
AD9513/PCBZ 功能描述:BOARD EVAL FOR AD9513 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評估演示板和套件 系列:- 標(biāo)準(zhǔn)包裝:1 系列:PSoC® 主要目的:電源管理,熱管理 嵌入式:- 已用 IC / 零件:- 主要屬性:- 次要屬性:- 已供物品:板,CD,電源
AD9513BCPZ 功能描述:IC CLOCK DIST 3OUT PLL 32LFCSP RoHS:是 類別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 時(shí)鐘發(fā)生器,PLL,頻率合成器 系列:- 標(biāo)準(zhǔn)包裝:2,000 系列:- 類型:PLL 頻率合成器 PLL:是 輸入:晶體 輸出:時(shí)鐘 電路數(shù):1 比率 - 輸入:輸出:1:1 差分 - 輸入:輸出:無/無 頻率 - 最大:1GHz 除法器/乘法器:是/無 電源電壓:4.5 V ~ 5.5 V 工作溫度:-20°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-LSSOP(0.175",4.40mm 寬) 供應(yīng)商設(shè)備封裝:16-SSOP 包裝:帶卷 (TR) 其它名稱:NJW1504V-TE1-NDNJW1504V-TE1TR
AD9513BCPZ-REEL7 功能描述:IC CLOCK DIST 3OUT PLL 32LFCSP RoHS:是 類別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 時(shí)鐘發(fā)生器,PLL,頻率合成器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:Precision Edge® 類型:時(shí)鐘/頻率合成器 PLL:無 輸入:CML,PECL 輸出:CML 電路數(shù):1 比率 - 輸入:輸出:2:1 差分 - 輸入:輸出:是/是 頻率 - 最大:10.7GHz 除法器/乘法器:無/無 電源電壓:2.375 V ~ 3.6 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-VFQFN 裸露焊盤,16-MLF? 供應(yīng)商設(shè)備封裝:16-MLF?(3x3) 包裝:帶卷 (TR) 其它名稱:SY58052UMGTRSY58052UMGTR-ND