參數(shù)資料
型號: ADA4320-1ACPZ-R7
廠商: Analog Devices Inc
文件頁數(shù): 4/16頁
文件大?。?/td> 0K
描述: IC LINE DVR CATV 5V 24LFCSP
標(biāo)準(zhǔn)包裝: 1
應(yīng)用: CATV
輸出類型: 差分
電路數(shù): 1
電流 - 電源: 260mA
電壓 - 電源,單路/雙路(±): 4.75 V ~ 5.25 V
安裝類型: 表面貼裝
封裝/外殼: 24-VFQFN 裸露焊盤,CSP
供應(yīng)商設(shè)備封裝: 24-LFCSP-VQ EP(4x5)
包裝: 標(biāo)準(zhǔn)包裝
其它名稱: ADA4320-1ACPZ-R7DKR
ADA4320-1
Rev. A | Page 12 of 16
POWER SAVING FEATURES
The ADA4320-1 incorporates three distinct methods for
reducing power consumption that include the following:
Transmit disable for between-burst periods
Sleep (shutdown) mode
Output stage current scaling
The asynchronous TXEN pin is used to place the ADA4320-1
into between-burst mode. In this reduced current state, the
300 Ω differential output impedance is maintained. Applying
Logic 0 to the TXEN pin deactivates the amplifier, providing
up to 95% reduction in consumed power. For 5 V operation at
maximum gain and current level, supply current is typically
reduced from 260 mA to 12 mA. In this mode of operation,
between-burst noise is minimized and over 100 dB of input to
output isolation is achieved.
Additionally, the ADA4320-1 incorporates an asynchronous
SLEEP pin that can be used to further reduce supply current to
approximately 12 μA. Applying Logic 0 to the SLEEP pin places
the amplifier into sleep mode.
Entering/exiting sleep mode can result in a transient voltage at the
output of the amplifier. It is recommended to perform transitions
on the SLEEP pin with TXEN held low.
Additional power savings are possible by optimizing the output
stage current for different operating conditions. Typically, at
lower frequencies (5 MHz to 42 MHz), the full specified output
can be maintained in CL0 (see Figure 13 and Figure 16). For lower
input levels, the same is true, as shown in Figure 17 and Figure 20.
For per-channel output levels less than 65 dBmV (QPSK) and
50 dBmV (4× QAM64), the ADA4320-1 can maintain an ACPR
of better than 60 dBc (see Figure 18 and Figure 21) at Current
Level 0 (CL0). At higher gain settings, operating in CL0 reduces
current consumption by 30%, compared to operating in CL3.
As an example, operating in CL0, the ADA4320-1 can drive a
single QPSK channel at 61 dBmV, at maximum gain, maintaining
a worst-case ACPR of 66 dBc. It does this while drawing only
180 mA from a 5 V supply.
INPUT BIAS, IMPEDANCE, AND TERMINATION
The VIN+ and VIN inputs have a dc bias level of VCC/2;
therefore, the input signal should be ac-coupled as seen in the
typical application circuit (see Figure 24). The differential input
impedance of the ADA4320-1 is approximately 640 Ω, and the
single-ended input is 320 Ω. The ADA4320-1 exhibits optimum
performance when driven with a balanced (differential) signal.
OUTPUT BIAS, IMPEDANCE, AND TERMINATION
The output stage of the ADA4320-1 requires a bias of 5 V.
The 5 V power supply should be applied to the center tap of
the output transformer through a 100 nH series inductor as
shown in Figure 24. The 100 nH inductor should be placed close
to the transformer center tap to reduce parasitic capacitance on
this node and to obtain best performance.
The output impedance of the ADA4320-1 is 300 Ω differential,
regardless of whether the amplifier is in transmit enable, transmit
disable, or sleep mode. This, when combined with a 4:1 impedance
transformer, provides a 75 Ω output match and eliminates the
need for external back termination resistors. If the output signal
is being evaluated using standard 50 Ω test equipment, a minimum
loss 75 Ω to 50 Ω pad should be used to provide the test circuit
with the proper impedance match.
POWER SUPPLY
The 5 V supply should be delivered to each of the VCC pins via
a low impedance power bus. The power bus should be decoupled
with a 10 μF tantalum capacitor located close to the ADA4320-1.
Additionally, the VCC pins require decoupling to ground with
ceramic chip capacitors located close to the pins. Pin 24 (COMP),
should also be decoupled. The ideal printed circuit board (PCB)
has a low impedance ground plane covering all unused portions
of the board, except in areas of the board where input and output
traces are in close proximity to the ADA4320-1 and the output
transformer. All device GND pins, as well as the exposed pad,
must contact the PCB ground plane to ensure proper grounding
of all internal nodes.
SIGNAL INTEGRITY LAYOUT CONSIDERATIONS
Careful attention to PCB layout details can prevent problems
due to board parasitics. Proper RF design techniques are highly
recommended. All balanced input/output traces should be kept
as short as possible. This minimizes parasitic capacitance and
inductance, which is most critical between the outputs of the
ADA4320-1 and the 4:1 output transformer. It is also recommended
that all balanced signal paths be symmetrical in length and width.
Additionally, input and output traces should be adequately spaced
to minimize coupling (crosstalk) through the board. Following
these guidelines optimizes the overall performance of the
ADA4320-1 in all applications.
INITIAL POWER-UP
When supply voltage is applied to the ADA4320-1, the gain of
the amplifier is initially undetermined. During amplifier power-
up, the TXEN pin should be held low (Logic 0) to prevent forward
signal transmission. Gain must then be set to the desired level,
followed by TXEN driven high. Forward signal transmission is
enabled at the resultant gain level.
相關(guān)PDF資料
PDF描述
MAX4024ESD+ IC AMP VIDEO MUX 2:1 14-SOIC
MAX4023ESE+ IC AMP VIDEO MUX 2:1 16-SOIC
ADA4859-3ACPZ-R7 IC AMP 3CH CFB G=2 W/CP 16LFCSP
MAX9502GEXK+T IC VIDEO AMP W/FILTER SC70-5
LTC2754ACUKG-16#PBF IC DAC 16BIT QUAD IOUT 52-QFN
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ADA4320-1ACPZ-RL 功能描述:IC LINE DVR CATV 5V 24LFCSP RoHS:是 類別:集成電路 (IC) >> 線性 - 放大器 - 視頻放大器和頻緩沖器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:- 應(yīng)用:驅(qū)動器 輸出類型:差分 電路數(shù):3 -3db帶寬:350MHz 轉(zhuǎn)換速率:1000 V/µs 電流 - 電源:14.5mA 電流 - 輸出 / 通道:60mA 電壓 - 電源,單路/雙路(±):5 V ~ 12 V,±2.5 V ~ 6 V 安裝類型:表面貼裝 封裝/外殼:20-VFQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:20-QFN 裸露焊盤(4x4) 包裝:帶卷 (TR)
ADA4350ARUZ 功能描述:IC AFE FET INPUT ADC DVR 28TSSOP 制造商:analog devices inc. 系列:- 包裝:托盤 零件狀態(tài):有效 類型:前端 輸入類型:光電二極管 輸出類型:數(shù)字 接口:SPI 電流 - 電源:8.5mA 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:28-TSSOP(0.173",4.40mm 寬) 供應(yīng)商器件封裝:28-TSSOP 標(biāo)準(zhǔn)包裝:50
ADA4350ARUZ-R7 功能描述:IC AFE FET INPUT ADC DVR 28TSSOP 制造商:analog devices inc. 系列:- 包裝:帶卷(TR) 零件狀態(tài):有效 類型:前端 輸入類型:光電二極管 輸出類型:數(shù)字 接口:SPI 電流 - 電源:8.5mA 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:28-TSSOP(0.173",4.40mm 寬) 供應(yīng)商器件封裝:28-TSSOP 標(biāo)準(zhǔn)包裝:1,000
ADA4410-6 制造商:AD 制造商全稱:Analog Devices 功能描述:Integrated Video Filter with Selectable Cutoff Frequencies for RGB, HD/SD Y, C, and CV
ADA4410-6ACPZ-R2 功能描述:IC VIDEO FILTER SELECT 32-LFCSP RoHS:是 類別:集成電路 (IC) >> 線性 - 視頻處理 系列:- 產(chǎn)品變化通告:Product Discontinuation 07/Mar/2011 標(biāo)準(zhǔn)包裝:3,000 系列:OMNITUNE™ 類型:調(diào)諧器 應(yīng)用:移動電話,手機,視頻顯示器 安裝類型:表面貼裝 封裝/外殼:65-WFBGA 供應(yīng)商設(shè)備封裝:PG-WFSGA-65 包裝:帶卷 (TR) 其它名稱:SP000365064