參數(shù)資料
型號(hào): ADN2806ACPZ-500RL7
廠商: Analog Devices Inc
文件頁數(shù): 10/20頁
文件大小: 0K
描述: IC CLK/DATA REC 622MBPS 32-LFCSP
標(biāo)準(zhǔn)包裝: 500
類型: 時(shí)鐘和數(shù)據(jù)恢復(fù)(CDR),多路復(fù)用器
PLL:
主要目的: SONET/SDH
輸入: CML
輸出: LVDS
電路數(shù): 1
比率 - 輸入:輸出: 1:2
差分 - 輸入:輸出: 是/是
頻率 - 最大: 622MHz
電源電壓: 3 V ~ 3.6 V
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 32-VFQFN 裸露焊盤,CSP
供應(yīng)商設(shè)備封裝: 32-LFCSP-VQ(5x5)
包裝: 帶卷 (TR)
ADN2806
Rev. C | Page 18 of 20
Transmission Lines
Minimizing reflections in the ADN2806 requires use of 50 Ω
transmission lines for all pins with high frequency input and
output signals, including PIN, NIN, CLKOUTP, CLKOUTN,
DATAOUTP, and DATAOUTN (also REFCLKP and REFCLKN,
if a high frequency reference clock is used, such as 155 MHz). It
is also necessary for the PIN/NIN input traces to be matched in
length and for the CLKOUTP/CLKOUTN and
DATAOUTP/DATAOUTN output traces to be matched in
length to avoid skew between the differential traces.
The high speed inputs, PIN and NIN, are internally terminated
with 50 Ω to an internal reference voltage (see Figure 20).
A 0.1 μF is recommended between VREF, Pin 3, and GND to
provide an ac ground for the inputs.
As with any high speed, mixed-signal design, take care to keep
all high speed digital traces away from sensitive analog nodes.
CIN
0.1F
NIN
PIN
ADN2806
2.5V
VREF
LIM
0
58
31
-0
26
50
3k
Figure 20. ADN2806 AC-Coupled Input Configuration
Soldering Guidelines for Lead Frame Chip Scale Package
The lands on the 32-lead LFCSP are rectangular. The printed
circuit board (PCB) pad for these should be 0.1 mm longer than
the package land length and 0.05 mm wider than the package
land width. The land should be centered on the pad. This
ensures that the solder joint size is maximized. The bottom of
the chip scale package has a central exposed pad. The pad on
the PCB should be at least as large as this exposed pad. The user
must connect the exposed pad to VEE using plugged vias so
that solder does not leak through the vias during reflow. This
ensures a solid connection from the exposed pad to VEE.
Choosing AC Coupling Capacitors
AC coupling capacitors at the input (PIN, NIN) and output
(DATAOUTP, DATAOUTN) of the ADN2806 can be optimized
for the application. When choosing the capacitors, the time
constant formed with the two 50 Ω resistors in the signal path
must be considered. When a large number of consecutive
identical digits (CIDs) are applied, the capacitor voltage can
droop due to baseline wander (see Figure 21), causing pattern-
dependent jitter (PDJ).
The user must determine how much droop is tolerable and
choose an ac coupling capacitor based on that amount of droop.
The amount of PDJ can then be approximated based on the
capacitor selection. The actual capacitor value selection can
require some trade-offs between droop and PDJ.
For example, assuming that 2% droop can be tolerated, the
maximum differential droop is 4%. Normalizing to V p-p:
Droop = ΔV = 0.04 V = 0.5 V p-p (1 et/τ); therefore, τ = 12t
where:
τ is the RC time constant (C is the ac coupling capacitor, R =
100 Ω seen by C).
t is the total discharge time, which is equal to nT, where n is the
number of CIDs, and T is the bit period.
The capacitor value can then be calculated by combining the
equations for τ and t:
C = 12 nT/R
Once the capacitor value is selected, the PDJ can be
approximated as
PDJpspp = 0.5 tr(1 e(nT/RC))/0.6
where:
PDJpspp is the amount of pattern-dependent jitter allowed
(<0.01 UI p-p typical).
tr is the rise time, which is equal to 0.22/BW,
where BW ~ 0.7 (bit rate).
Note that this expression for tr is accurate only for the inputs.
The output rise time for the ADN2806 is ~100 ps regardless of
the data rate.
相關(guān)PDF資料
PDF描述
CS3101A-32-22S CONN RCPT 54POS IN LINE W/SCKT
VE-JTX-MX-F3 CONVERTER MOD DC/DC 5.2V 75W
VE-JTX-MX-F2 CONVERTER MOD DC/DC 5.2V 75W
VE-JTW-MX-F4 CONVERTER MOD DC/DC 5.5V 75W
ADN2804ACPZ-RL7 IC CLK/DATA REC 622MBPS 32-LFCSP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ADN2806ACPZ-RL7 功能描述:IC CLK/DATA REC 622MBPS 32-LFCSP RoHS:是 類別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 專用 系列:- 標(biāo)準(zhǔn)包裝:28 系列:- 類型:時(shí)鐘/頻率發(fā)生器 PLL:是 主要目的:Intel CPU 服務(wù)器 輸入:時(shí)鐘 輸出:LVCMOS 電路數(shù):1 比率 - 輸入:輸出:3:22 差分 - 輸入:輸出:無/是 頻率 - 最大:400MHz 電源電壓:3.135 V ~ 3.465 V 工作溫度:0°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:64-TFSOP (0.240",6.10mm 寬) 供應(yīng)商設(shè)備封裝:64-TSSOP 包裝:管件
ADN2807 制造商:AD 制造商全稱:Analog Devices 功能描述:155/622 Mb/s Clock and Data Recovery IC with Integrated Limiting Amp
ADN2807ACP 制造商:Analog Devices 功能描述:CDR 155.52Mbps/166.63Mbps/622.08Mbps/666.51Mbps SONET/SDH 48-Pin LFCSP EP Tray
ADN2807ACP-RL 制造商:AD 制造商全稱:Analog Devices 功能描述:155/622 Mb/s Clock and Data Recovery IC with Integrated Limiting Amp
ADN2807ACPZ 功能描述:IC CLOCK/DATA RECOVERY 48LFCSP RoHS:是 類別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 專用 系列:- 標(biāo)準(zhǔn)包裝:28 系列:- 類型:時(shí)鐘/頻率發(fā)生器 PLL:是 主要目的:Intel CPU 服務(wù)器 輸入:時(shí)鐘 輸出:LVCMOS 電路數(shù):1 比率 - 輸入:輸出:3:22 差分 - 輸入:輸出:無/是 頻率 - 最大:400MHz 電源電壓:3.135 V ~ 3.465 V 工作溫度:0°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:64-TFSOP (0.240",6.10mm 寬) 供應(yīng)商設(shè)備封裝:64-TSSOP 包裝:管件