參數(shù)資料
型號(hào): ADSP-21062LABZ-160
廠商: Analog Devices Inc
文件頁數(shù): 26/64頁
文件大小: 0K
描述: IC DSP CONTROLLER 32BIT 225BGA
產(chǎn)品培訓(xùn)模塊: SHARC Processor Overview
標(biāo)準(zhǔn)包裝: 1
系列: SHARC®
類型: 浮點(diǎn)
接口: 主機(jī)接口,連接端口,串行端口
時(shí)鐘速率: 40MHz
非易失內(nèi)存: 外部
芯片上RAM: 256kB
電壓 - 輸入/輸出: 3.30V
電壓 - 核心: 3.30V
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 225-BBGA
供應(yīng)商設(shè)備封裝: 225-PBGA
包裝: 托盤
Rev. F
|
Page 32 of 64
|
March 2008
ADSP-21060/ADSP-21060L/ADSP-21062/ADSP-21062L/ADSP-21060C/ADSP-21060LC
Asynchronous Read/Write—Host to ADSP-2106x
Use these specifications for asynchronous host processor
accesses of an ADSP-2106x, after the host has asserted CS and
HBR (low). After HBG is returned by the ADSP-2106x, the host
can drive the RD and WR pins to access the ADSP-2106x’s
internal memory or IOP registers. HBR and HBG are assumed
low for this timing. Not required if and address are valid tHBGRCSV
after goes low. For first access after asserted, ADDR31–0 must
be a non-MMS value 1/2 tCLK before or goes low or by tHBGRCSV
after goes low. This is easily accomplished by driving an upper
address signal high when is asserted. See the “Host Processor
Control of the ADSP-2106x” section in the ADSP-2106x
SHARC User’s Manual, Revision 2.1.
Table 19. Read Cycle
5 V and 3.3 V
Unit
Parameter
Min
Max
Timing Requirements
tSADRDL
Address Setup/CS Low Before RD Low1
0ns
tHADRDH
Address Hold/CS Hold Low After RD
0ns
tWRWH
RD/WR High Width
6
ns
tDRDHRDY
RD High Delay After REDY (O/D) Disable
0
ns
tDRDHRDY
RD High Delay After REDY (A/D) Disable
0
ns
Switching Characteristics
tSDATRDY
Data Valid Before REDY Disable from Low
2
ns
tDRDYRDL
REDY (O/D) or (A/D) Low Delay After RD Low2
10
ns
tRDYPRD
REDY (O/D) or (A/D) Low Pulse Width for Read
45 + 21DT/16
ns
tHDARWH
Data Disable After RD High3
28
ns
1 Not required if RD and address are valid t
HBGRCSV after HBG goes low. For first access after HBR asserted, ADDR31-0 must be a non-MMS value 1/2 tCLK before RD or WR goes
low or by tHBGRCSV after HBG goes low. This is easily accomplished by driving an upper address signal high when HBG is asserted. See the “Host Processor Control of the
ADSP-2106x” section in the ADSP-2106x SHARC User’s Manual, Revision 2.1.
2 For ADSP-21060L, specification is 10.5 ns max; for ADSP-21060LC, specification is 12.5 ns max.
3 For ADSP-21060L/ADSP-21060LC, specification is 2 ns min, 8.5 ns max.
Table 20. Write Cycle
5 V and 3.3 V
Unit
Parameter
Min
Max
Timing Requirements
tSCSWRL
CS Low Setup Before WR Low
0
ns
tHCSWRH
CS Low Hold After WR High
0
ns
tSADWRH
Address Setup Before WR High
5
ns
tHADWRH
Address Hold After WR High
2
ns
tWWRL
WR Low Width
7
ns
tWRWH
RD/WR High Width
6
ns
tDWRHRDY
WR High Delay After REDY (O/D) or (A/D) Disable
0
ns
tSDATWH
Data Setup Before WR High
5
ns
tHDATWH
Data Hold After WR High
1
ns
Switching Characteristics
tDRDYWRL
REDY (O/D) or (A/D) Low Delay After WR/CS Low
10
ns
tRDYPWR
REDY (O/D) or (A/D) Low Pulse Width for Write
15 + 7DT/16
ns
tSRDYCK
REDY (O/D) or (A/D) Disable to CLKIN
1 + 7DT/16
8 + 7DT/16
ns
相關(guān)PDF資料
PDF描述
AGM25DTAH CONN EDGECARD 50POS R/A .156 SLD
ADSP-21062CSZ-160 IC DSP CONTROLLER 32BIT 240MQFP
AYM25DTAD CONN EDGECARD 50POS R/A .156 SLD
ADSP-21062LKBZ-160 IC DSP CONTROLLER 2MBIT 225 BGA
AGM25DTAD CONN EDGECARD 50POS R/A .156 SLD
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ADSP-21062LCS-160 功能描述:IC DSP CONTROLLER 32BIT 240MQFP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - DSP(數(shù)字式信號(hào)處理器) 系列:SHARC® 標(biāo)準(zhǔn)包裝:2 系列:StarCore 類型:SC140 內(nèi)核 接口:DSI,以太網(wǎng),RS-232 時(shí)鐘速率:400MHz 非易失內(nèi)存:外部 芯片上RAM:1.436MB 電壓 - 輸入/輸出:3.30V 電壓 - 核心:1.20V 工作溫度:-40°C ~ 105°C 安裝類型:表面貼裝 封裝/外殼:431-BFBGA,F(xiàn)CBGA 供應(yīng)商設(shè)備封裝:431-FCPBGA(20x20) 包裝:托盤
ADSP-21062LCSZ-160 功能描述:IC DSP CONTROLLER 32BIT 240MQFP RoHS:是 類別:集成電路 (IC) >> 嵌入式 - DSP(數(shù)字式信號(hào)處理器) 系列:SHARC® 標(biāo)準(zhǔn)包裝:2 系列:StarCore 類型:SC140 內(nèi)核 接口:DSI,以太網(wǎng),RS-232 時(shí)鐘速率:400MHz 非易失內(nèi)存:外部 芯片上RAM:1.436MB 電壓 - 輸入/輸出:3.30V 電壓 - 核心:1.20V 工作溫度:-40°C ~ 105°C 安裝類型:表面貼裝 封裝/外殼:431-BFBGA,F(xiàn)CBGA 供應(yīng)商設(shè)備封裝:431-FCPBGA(20x20) 包裝:托盤
ADSP-21062LKB-160 功能描述:IC DSP CONTROLLER 2MBIT 225 BGA RoHS:否 類別:集成電路 (IC) >> 嵌入式 - DSP(數(shù)字式信號(hào)處理器) 系列:SHARC® 標(biāo)準(zhǔn)包裝:2 系列:StarCore 類型:SC140 內(nèi)核 接口:DSI,以太網(wǎng),RS-232 時(shí)鐘速率:400MHz 非易失內(nèi)存:外部 芯片上RAM:1.436MB 電壓 - 輸入/輸出:3.30V 電壓 - 核心:1.20V 工作溫度:-40°C ~ 105°C 安裝類型:表面貼裝 封裝/外殼:431-BFBGA,F(xiàn)CBGA 供應(yīng)商設(shè)備封裝:431-FCPBGA(20x20) 包裝:托盤
ADSP-21062LKBZ-160 功能描述:IC DSP CONTROLLER 2MBIT 225 BGA RoHS:是 類別:集成電路 (IC) >> 嵌入式 - DSP(數(shù)字式信號(hào)處理器) 系列:SHARC® 標(biāo)準(zhǔn)包裝:2 系列:StarCore 類型:SC140 內(nèi)核 接口:DSI,以太網(wǎng),RS-232 時(shí)鐘速率:400MHz 非易失內(nèi)存:外部 芯片上RAM:1.436MB 電壓 - 輸入/輸出:3.30V 電壓 - 核心:1.20V 工作溫度:-40°C ~ 105°C 安裝類型:表面貼裝 封裝/外殼:431-BFBGA,F(xiàn)CBGA 供應(yīng)商設(shè)備封裝:431-FCPBGA(20x20) 包裝:托盤
ADSP-21062LKS-133 制造商:Analog Devices 功能描述:DSP Floating-Point 32-Bit 33MHz 33MIPS 240-Pin MQFP 制造商:Rochester Electronics LLC 功能描述:ADSP-21062L 3.3V 33MHZ - Bulk