參數(shù)資料
型號(hào): ADSP-21062LKSZ-160
廠商: Analog Devices Inc
文件頁數(shù): 38/64頁
文件大小: 0K
描述: IC DSP CONTROLLER 2MBIT 240MQFP
產(chǎn)品培訓(xùn)模塊: SHARC Processor Overview
標(biāo)準(zhǔn)包裝: 1
系列: SHARC®
類型: 浮點(diǎn)
接口: 主機(jī)接口,連接端口,串行端口
時(shí)鐘速率: 40MHz
非易失內(nèi)存: 外部
芯片上RAM: 256kB
電壓 - 輸入/輸出: 3.30V
電壓 - 核心: 3.30V
工作溫度: 0°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 240-BFQFP 裸露焊盤
供應(yīng)商設(shè)備封裝: 240-MQFP-EP(32x32)
包裝: 托盤
ADSP-21060/ADSP-21060L/ADSP-21062/ADSP-21062L/ADSP-21060C/ADSP-21060LC
Rev. F
|
Page 43 of 64
|
March 2008
Table 32. Serial Ports—Internal Clock
Parameter
Min
Max
Unit
Switching Characteristics
tDFSI
TFS Delay After TCLK (Internally Generated TFS)1
4.5
ns
tHOFSI
TFS Hold After TCLK (Internally Generated TFS)1
–1.5
ns
tDDTI
Transmit Data Delay After TCLK1
7.5
ns
tHDTI
Transmit Data Hold After TCLK1
0ns
tSCLKIW
TCLK/RCLK Width2
0.5tSCLK –2.5
0.5tSCLK+2.5
ns
1 Referenced to drive edge.
2 For ADSP-21060L/ADSP-21060C, specification is 0.5
TSCLK – 2 ns min, 0.5tSCLK + 2 ns max.
Table 33. Serial Ports—Enable and Three-State
Parameter
Min
Max
Unit
Switching Characteristics
tDDTEN
Data Enable from External TCLK1, 2
4ns
tDDTTE
Data Disable from External TCLK1, 3
10.5
ns
tDDTIN
Data Enable from Internal TCLK1
0ns
tDDTTI
Data Disable from Internal TCLK1, 4
3ns
tDCLK
TCLK/RCLK Delay from CLKIN
22 + 3 DT/8
ns
tDPTR
SPORT Disable After CLKIN
17
ns
1 Referenced to drive edge.
2 For ADSP-21060L/ADSP-21060C, specification is 3.5 ns min; for ADSP-21062 specification is 4.5 ns min.
3 For ADSP-21062L, specification is 16 ns max.
4 For ADSP-21062L, specification is 7.5 ns max.
Table 34. Serial Ports—GATED SCLK with External TFS (Mesh Multiprocessing)1
Parameter
Min
Max
Unit
Switching Characteristics
tSTFSCK
TFS Setup Before CLKIN
4
ns
tHTFSCK
TFS Hold After CLKIN
tCK/2
ns
1 Applies only to gated serial clock mode used for serial port system I/O in mesh multiprocessing systems.
Table 35. Serial Ports—External Late Frame Sync
Parameter
Min
Max
Unit
Switching Characteristics
tDDTLFSE
Data Delay from Late External TFS or External RFS with MCE = 1,
MFD = 01, 2
12
ns
tDDTENFS
Data Enable from Late FS or MCE = 1, MFD = 01, 3
3.5
ns
1 MCE = 1, TFS enable and TFS valid follow t
DDTLFSE and tDDTENFS.
2 For ADSP-21062/ADSP-21062L, specification is 12.75 ns max; for ADSP-21060L/ADSP-21060LC, specification is 12.8 ns max.
3 For ADSP-21060/ADSP-21060C, specification is 3 ns min.
相關(guān)PDF資料
PDF描述
ABC40DRTI-S93 CONN EDGECARD 80POS DIP .100 SLD
TAJY156M035RNJ CAP TANT 15UF 35V 20% 2917
ADSP-21062KS-160 IC DSP CONTROLLER 2MBIT 240MQFP
HWS300-24/ME PWRSUP IND MEDICAL 24V 336W 14A
ACB60DHFN-S621 EDGECARD 120POS .050 PCI32 SMD
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ADSP-21065 制造商:AD 制造商全稱:Analog Devices 功能描述:DSP Microcomputer
ADSP-21065L 制造商:AD 制造商全稱:Analog Devices 功能描述:DSP Microcomputer
ADSP-21065LCCA-240 功能描述:IC DSP CTLR 32BIT 196CSPBGA RoHS:否 類別:集成電路 (IC) >> 嵌入式 - DSP(數(shù)字式信號(hào)處理器) 系列:SHARC® 標(biāo)準(zhǔn)包裝:2 系列:StarCore 類型:SC140 內(nèi)核 接口:DSI,以太網(wǎng),RS-232 時(shí)鐘速率:400MHz 非易失內(nèi)存:外部 芯片上RAM:1.436MB 電壓 - 輸入/輸出:3.30V 電壓 - 核心:1.20V 工作溫度:-40°C ~ 105°C 安裝類型:表面貼裝 封裝/外殼:431-BFBGA,F(xiàn)CBGA 供應(yīng)商設(shè)備封裝:431-FCPBGA(20x20) 包裝:托盤
ADSP-21065LCCAZ240 功能描述:IC DSP CTLR 32BIT 196CSPBGA RoHS:是 類別:集成電路 (IC) >> 嵌入式 - DSP(數(shù)字式信號(hào)處理器) 系列:SHARC® 標(biāo)準(zhǔn)包裝:2 系列:StarCore 類型:SC140 內(nèi)核 接口:DSI,以太網(wǎng),RS-232 時(shí)鐘速率:400MHz 非易失內(nèi)存:外部 芯片上RAM:1.436MB 電壓 - 輸入/輸出:3.30V 電壓 - 核心:1.20V 工作溫度:-40°C ~ 105°C 安裝類型:表面貼裝 封裝/外殼:431-BFBGA,F(xiàn)CBGA 供應(yīng)商設(shè)備封裝:431-FCPBGA(20x20) 包裝:托盤
ADSP-21065LCS-240 制造商:Analog Devices 功能描述:DSP Floating-Point 32-Bit 60MHz 60MIPS 208-Pin MQFP 制造商:Analog Devices 功能描述:IC MICROCOMPUTER 32-BIT