參數(shù)資料
型號: ADUC848BSZ8-5
廠商: Analog Devices Inc
文件頁數(shù): 71/108頁
文件大?。?/td> 0K
描述: IC MCU FLASH W/16BIT ADC 52MQFP
產(chǎn)品培訓(xùn)模塊: Process Control
標(biāo)準(zhǔn)包裝: 96
系列: MicroConverter® ADuC8xx
核心處理器: 8052
芯體尺寸: 8-位
速度: 12.58MHz
連通性: I²C,SPI,UART/USART
外圍設(shè)備: POR,PSM,PWM,溫度傳感器,WDT
輸入/輸出數(shù): 34
程序存儲器容量: 8KB(8K x 8)
程序存儲器類型: 閃存
EEPROM 大?。?/td> 4K x 8
RAM 容量: 2.25K x 8
電壓 - 電源 (Vcc/Vdd): 4.75 V ~ 5.25 V
數(shù)據(jù)轉(zhuǎn)換器: A/D 10x16b; D/A 1x12b,2x16b
振蕩器型: 內(nèi)部
工作溫度: -40°C ~ 125°C
封裝/外殼: 52-QFP
包裝: 托盤
Data Sheet
ADuC845/ADuC847/ADuC848
Rev. C | Page 65 of 108
SPICON—SPI Control Register
SFR Address:
F8H
Power-On Default:
05H
Bit Addressable:
Yes
Table 41. SPICON SFR Bit Designations
Bit No.
Name
Description
7
ISPI
SPI Interrupt Bit.
Set by the MicroConverter at the end of each SPI transfer.
Cleared directly by user code or indirectly by reading the SPIDAT SFR.
6
WCOL
Write Collision Error Bit.
Set by the MicroConverter if SPIDAT is written to while an SPI transfer is in progress.
Cleared by user code.
5
SPE
SPI Interface Enable Bit.
Set by user code to enable SPI functionality.
Cleared by user code to enable standard Port 2 functionality.
4
SPIM
SPI Master/Slave Mode Select Bit.
Set by user code to enable master mode operation (SCLOCK is an output).
Cleared by user code to enable slave mode operation (SCLOCK is an input).
3
CPOL1
Clock Polarity Bit.
Set by user code to enable SCLOCK idle high.
Cleared by user code to enable SCLOCK idle low.
2
Clock Phase Select Bit.
Set by user code if the leading SCLOCK edge is to transmit data.
Cleared by user code if the trailing SCLOCK edge is to transmit data.
1, 0
SPR1, SPR0
SPI Bit-Rate Bits.
SPR1
SPR0
Selected Bit Rate
0
fcore/2
0
1
fcore/4
1
0
fcore/8
1
fcore/16
1
The CPOL and CPHA bits should both contain the same values for master and slave devices.
Note that both SPI and I2C use the same ISR (Vector Address 3BH); therefore, when using SPI and I2C simultaneously, it is necessary to
check the interfaces following an interrupt to determine which one caused the interrupt.
SPIDAT: SPI Data Register
SFR Address:
7FH
Power-On Default:
00H
Bit Addressable:
No
相關(guān)PDF資料
PDF描述
ADUC7039BCP6Z IC MCU ARM7 BATT SENSER 32LFCSP
ADUC7022BCPZ32 IC MCU FLSH 32K ANLG I/O 40LFCSP
VE-BTJ-IX-F1 CONVERTER MOD DC/DC 36V 75W
ADUC7023BCPZ62I IC MCU 12BIT 62KB FLASH 32LFCSP
D38999/26MB98HN CONN PLUG 6POS STRAIGHT W/PINS
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD-UCFS-JRN-SPRD 功能描述:PRD LIC UCFS JOURNAL CCES 1 PRD RoHS:否 類別:編程器,開發(fā)系統(tǒng) >> 軟件 系列:* 標(biāo)準(zhǔn)包裝:1 系列:ISE® 設(shè)計套件 類型:訂閱 適用于相關(guān)產(chǎn)品:Xilinx FPGAs 其它名稱:Q4986209T1081384
AD-UCFS-MJRN-SP 功能描述:PRD LIC UCFS JOURNAL MAIN 1 PRD RoHS:否 類別:編程器,開發(fā)系統(tǒng) >> 軟件 系列:* 標(biāo)準(zhǔn)包裝:1 系列:ISE® 設(shè)計套件 類型:訂閱 適用于相關(guān)產(chǎn)品:Xilinx FPGAs 其它名稱:Q4986209T1081384
AD-UCFS-MNT-SP 功能描述:PRD LIC UCFS CORE MAIN 1 PRD RoHS:否 類別:編程器,開發(fā)系統(tǒng) >> 軟件 系列:* 標(biāo)準(zhǔn)包裝:1 系列:ISE® 設(shè)計套件 類型:訂閱 適用于相關(guān)產(chǎn)品:Xilinx FPGAs 其它名稱:Q4986209T1081384
AD-UCFS-SPRD 功能描述:PRD LIC UCFS CORE CCES 1 PROD RoHS:否 類別:編程器,開發(fā)系統(tǒng) >> 軟件 系列:* 標(biāo)準(zhǔn)包裝:1 系列:ISE® 設(shè)計套件 類型:訂閱 適用于相關(guān)產(chǎn)品:Xilinx FPGAs 其它名稱:Q4986209T1081384
ADuC-H7020 功能描述:開發(fā)板和工具包 - ARM HDR BRD FOR ADUC7020 ARM7 RoHS:否 制造商:Arduino 產(chǎn)品:Development Boards 工具用于評估:ATSAM3X8EA-AU 核心:ARM Cortex M3 接口類型:DAC, ICSP, JTAG, UART, USB 工作電源電壓:3.3 V