IGLOO Low Power Flash FPGAs
Revision 23
2-121
Table 2-192 RAM512X18
Commercial-Case Conditions: TJ = 70°C, Worst-Case VCC = 1.425 V
Parameter
Description
Std. Units
tAS
Address setup time
0.83
ns
tAH
Address hold time
0.16
ns
tENS
REN, WEN setup time
0.73
ns
tENH
REN, WEN hold time
0.08
ns
tDS
Input data (WD) setup time
0.71
ns
tDH
Input data (WD) hold time
0.36
ns
tCKQ1
Clock High to new data valid on RD (output retained)
4.21
ns
tCKQ2
Clock High to new data valid on RD (pipelined)
1.71
ns
tC2CRWH1
Address collision clk-to-clk delay for reliable read access after write on same address -
Applicable to Opening Edge
0.35
ns
tC2CWRH1
Address collision clk-to-clk delay for reliable write access after read on same address -
Applicable to Opening Edge
0.42
ns
tRSTBQ
RESET Low to data out Low on RD (flow-through)
2.06
ns
RESET Low to data out Low on RD (pipelined)
2.06
ns
REMRSTB
RESET removal
0.61
ns
tRECRSTB
RESET recovery
3.21
ns
tMPWRSTB RESET minimum pulse width
0.68
ns
tCYC
Clock cycle time
6.24
ns
FMAX
Maximum frequency
160 MHz
Notes:
2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-7 for derating values.