ProASICPLUS Flash Family FPGAs 2- 68 v5.9 Asynchronous FIFO Write Note: The p" />
參數(shù)資料
型號: APA600-FGG484
廠商: Microsemi SoC
文件頁數(shù): 155/178頁
文件大小: 0K
描述: IC FPGA PROASIC+ 600K 484-FBGA
標準包裝: 40
系列: ProASICPLUS
RAM 位總計: 129024
輸入/輸出數(shù): 370
門數(shù): 600000
電源電壓: 2.3 V ~ 2.7 V
安裝類型: 表面貼裝
工作溫度: 0°C ~ 70°C
封裝/外殼: 484-BGA
供應商設備封裝: 484-FPBGA(23x23)
ProASICPLUS Flash Family FPGAs
2- 68
v5.9
Asynchronous FIFO Write
Note: The plot shows the normal operation status.
Figure 2-41 Asynchronous FIFO Write
Table 2-64 TJ = 0°C to 110°C; VDD = 2.3 V to 2.7 V for Commercial/Industrial
TJ = –55°C to 150°C, VDD = 2.3 V to 2.7 V for Military/MIL-STD-883
Symbol txxx
Description
Min.
Max.
Units
Notes
DWRH
DI hold from WB
1.5
ns
DWRS
DI setup to WB
0.5
ns
PARGEN is inactive
DWRS
DI setup to WB
2.5
ns
PARGEN is active
EWRH, FWRH,
THWRH
Old EMPTY, FULL, EQTH, & GETH valid hold
time after WB
0.5
ns
Empty/full/thresh are invalid from the end
of hold until the new access is complete
EWRA
EMPTY
↓ access from WB ↑
3.01
ns
FWRA
New FULL access from WB
3.01
ns
THWRA
EQTH or GETH access from WB
4.5
ns
WPDA
WPE access from DI
3.0
ns
WPE is invalid while PARGEN is active
WPDH
WPE hold from DI
1.0
ns
WRCYC
Cycle time
7.5
ns
WRRDS
RB
↑, clearing FULL, setup to
WB
3.02
ns
Enabling the write operation
1.0
Inhibiting the write operation
WRH
WB high phase
3.0
ns
Inactive
WRL
WB low phase
3.0
ns
Active
Notes:
1. At fast cycles, EWRA, FWRA = MAX (7.5 ns – WRL), 3.0 ns.
2. At fast cycles, WRRDS (for enabling write) = MAX (7.5 ns – RDL), 3.0 ns.
3. After FIFO reset, WRB needs an initial falling edge prior to any write actions.
WPE
WDATA
(Full inhibits write)
WB = (WRB + WBLKB)
EMPTY
EQTH, GETH
FULL
Cycle Start
RB
tWRRDS
tDWRH
tWPDH
tWPDA
tDWRS
tEWRH, tFWRH
tEWRA, tFWRA
tTHWRH
tTHWRA
tWRH
tWRL
tWRCYC
相關PDF資料
PDF描述
APA600-FG484 IC FPGA PROASIC+ 600K 484-FBGA
GMC70DRSD-S273 CONN EDGECARD 140PS DIP .100 SLD
M1A3PE3000-2FG324 IC FPGA 1KB FLASH 3M 324-FBGA
GMC70DRSN-S273 CONN EDGECARD 140PS DIP .100 SLD
A3PE3000-2FGG324 IC FPGA 1KB FLASH 3M 324-FBGA
相關代理商/技術參數(shù)
參數(shù)描述
APA600-FGG484A 功能描述:IC FPGA PROASIC+ 600K 484-FBGA RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:ProASICPLUS 標準包裝:1 系列:ProASICPLUS LAB/CLB數(shù):- 邏輯元件/單元數(shù):- RAM 位總計:129024 輸入/輸出數(shù):248 門數(shù):600000 電源電壓:2.3 V ~ 2.7 V 安裝類型:表面貼裝 工作溫度:- 封裝/外殼:352-BFCQFP,帶拉桿 供應商設備封裝:352-CQFP(75x75)
APA600-FGG484I 功能描述:IC FPGA PROASIC+ 600K 484-FBGA RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:ProASICPLUS 產(chǎn)品培訓模塊:Three Reasons to Use FPGA's in Industrial Designs Cyclone IV FPGA Family Overview 特色產(chǎn)品:Cyclone? IV FPGAs 標準包裝:60 系列:CYCLONE® IV GX LAB/CLB數(shù):9360 邏輯元件/單元數(shù):149760 RAM 位總計:6635520 輸入/輸出數(shù):270 門數(shù):- 電源電壓:1.16 V ~ 1.24 V 安裝類型:表面貼裝 工作溫度:0°C ~ 85°C 封裝/外殼:484-BGA 供應商設備封裝:484-FBGA(23x23)
APA600-FGG676 功能描述:IC FPGA PROASIC+ 600K 676-FBGA RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:ProASICPLUS 產(chǎn)品培訓模塊:Three Reasons to Use FPGA's in Industrial Designs Cyclone IV FPGA Family Overview 特色產(chǎn)品:Cyclone? IV FPGAs 標準包裝:60 系列:CYCLONE® IV GX LAB/CLB數(shù):9360 邏輯元件/單元數(shù):149760 RAM 位總計:6635520 輸入/輸出數(shù):270 門數(shù):- 電源電壓:1.16 V ~ 1.24 V 安裝類型:表面貼裝 工作溫度:0°C ~ 85°C 封裝/外殼:484-BGA 供應商設備封裝:484-FBGA(23x23)
APA600-FGG676I 功能描述:IC FPGA PROASIC+ 600K 676-FBGA RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:ProASICPLUS 標準包裝:1 系列:ProASICPLUS LAB/CLB數(shù):- 邏輯元件/單元數(shù):- RAM 位總計:129024 輸入/輸出數(shù):248 門數(shù):600000 電源電壓:2.3 V ~ 2.7 V 安裝類型:表面貼裝 工作溫度:- 封裝/外殼:352-BFCQFP,帶拉桿 供應商設備封裝:352-CQFP(75x75)
APA600-FGGB 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:ProASIC Flash Family FPGAs