參數(shù)資料
型號: CY39050V256-222BBC
廠商: CYPRESS SEMICONDUCTOR CORP
元件分類: PLD
英文描述: LOADABLE PLD, 7 ns, PBGA256
封裝: 17 X 17 MM, 1.60 MM HEIGHT, 1 MM PITCH, TFBGA-256
文件頁數(shù): 33/57頁
文件大?。?/td> 1166K
代理商: CY39050V256-222BBC
PRELIMINARY
Delta39K ISR
CPLD Family
Document #: 38-03039 Rev. **
Page 39 of 57
Switching Waveforms (continued)
Channel Memory Synchronous FIFO Programmable Flag Timing
tCHMCLK
tCHMFS
tCHMFH
PORT B CLOCK
PROGRAMMABLE
WRITE ENABLE
ALMOST-EMPTY FLAG
PORT A CLOCK
tCHMSKEW3
tCHMFO
READ ENABLE
Delta39K-23
(active LOW)
tCHMFS
tCHMFH
tCHMCLK
PORT B CLOCK
PROGRAMMABLE
WRITE ENABLE
ALMOST-FULL FLAG
PORT A CLOCK
tCHMSKEW3
tCHMFO
READ ENABLE
(active LOW)
相關(guān)PDF資料
PDF描述
CY39050V388-222MGC LOADABLE PLD, 7 ns, PBGA388
CY39050V484-222MBC LOADABLE PLD, 7 ns, PBGA484
CY39050Z208-222NC LOADABLE PLD, 7 ns, PQFP208
CY39050Z256-222BBC LOADABLE PLD, 7 ns, PBGA256
CY39050Z388-222MGC LOADABLE PLD, 7 ns, PBGA388
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
CY39050V484-125BBC 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:CPLDs at FPGA Densities
CY39050V484-125BBI 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:CPLDs at FPGA Densities
CY39050Z208-125BBC 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:CPLDs at FPGA Densities
CY39050Z208-125BBI 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:CPLDs at FPGA Densities
CY39050Z208-125BGC 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:CPLDs at FPGA Densities