參數(shù)資料
型號: CY39200Z676-167MBC
廠商: CYPRESS SEMICONDUCTOR CORP
元件分類: PLD
英文描述: LOADABLE PLD, 8.5 ns, PBGA676
封裝: 27 X 27 MM, 1.60 MM HEIGHT, 1 MM PITCH, FBGA-676
文件頁數(shù): 16/57頁
文件大?。?/td> 1166K
代理商: CY39200Z676-167MBC
PRELIMINARY
Delta39K ISR
CPLD Family
Document #: 38-03039 Rev. **
Page 23 of 57
Switching Characteristics - Parameter Values Over the Operating Range
Parameter
250
222
200
181
167
154
125
83
Min. Max. Min. Max. Min. Max. Min. Max. Min. Max. Min. Max. Min. Max. Min. Max.
Unit
Combinatorial Mode Parameters
tPD
6.5
7.0
7.5
8.5
9.0
10
15
ns
tEA
4.0
4.5
5.0
5.6
6.5
7.5
9.0
10
ns
tER
4.0
4.5
5.0
5.3
6.5
7.5
9.0
10
ns
tPRR
6.0
7.0
8.0
10
ns
tPRO
9.0
9.5
10
10.5
11
12
13
15
ns
tPRW
3.0
3.3
3.6
4.0
4.5
5.0
6.0
7.0
ns
Synchronous Clocking Parameters
tMCS
2.5
2.7
3.0
3.5
4.0
5.0
6.0
ns
tMCH
0.0
ns
tMCCO
5.0
5.5
6.0
7.0
7.5
8.5
10
12
ns
tIOS
0.8
0.9
1.0
1.2
1.4
1.7
2.0
2.5
ns
tIOH
0.8
0.9
1.0
1.2
1.4
1.7
2.0
2.5
ns
tIOCO
3.2
3.6
4.0
4.5
5.0
6.0
7.0
8.0
ns
tSCS
3.0
3.2
3.5
3.6
3.7
3.9
6.4
9.6
ns
tSCS2
3.9
4.2
4.5
5.5
5.7
6.2
8.0
12
ns
tICS
4.0
4.5
5.0
5.5
6.0
6.5
8.0
12
ns
tOCS
4.0
4.5
5.0
5.5
6.0
6.5
8.0
12
ns
tCHZ
3.5
3.8
4.0
4.4
6.0
7.0
ns
tCLZ
2.0
ns
fMAX
333
313
286
278
270
256
156
104
MHz
fMAX2
256
238
222
181
167
154
125
83
MHz
Product Term Clocking Parameters
tMCSPT
2.5
2.7
3.0
3.3
3.5
4.0
5.0
6.0
ns
tMCHPT
0.8
0.9
1.0
1.4
1.7
2.0
2.5
ns
tMCCOPT
7.0
7.5
8.0
8.8
9.0
10.0
11.0
15.0
ns
tSCS2PT
5.5
6.0
6.5
7.2
7.5
9.0
10.0
15.0
ns
Channel Interconnect Parameters
tCHSW
0.8
0.9
1.0
1.2
1.4
1.7
2.0
ns
tCL2CL
1.6
1.8
2.0
2.3
2.4
2.6
2.8
3.0
ns
Miscellaneous Parameters
tCPLD
2.5
2.8
3.0
3.3
3.5
3.8
4.0
5.0
ns
tMCCD
0.2
0.22
0.25
0.28
0.30
0.32
0.35
0.38
ns
PLL Parameters
tMCCJ
0.45
0.48
0.50
0.55
0.58
0.60
0.65
ns
tDWSA
±320
±330
±350
±390
±400
±420
±460
ps
tDWOSA
±320
±330
±350
±390
±400
±420
±460
ps
tLOCK
3.0
ms
相關(guān)PDF資料
PDF描述
CY39100V388B-125MGXC LOADABLE PLD, 10 ns, PBGA388
CY39100V388B-83MGXC LOADABLE PLD, 15 ns, PBGA388
CY39200V208-125NTXC LOADABLE PLD, 10 ns, PQFP208
CY39050V208-125NTXC LOADABLE PLD, 10 ns, PQFP208
CY39050V208-125NTXI LOADABLE PLD, 10 ns, PQFP208
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
CY3930V208-125BBC 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:CPLDs at FPGA Densities
CY3930V208-125BBI 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:CPLDs at FPGA Densities
CY3930V208-125BGC 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:CPLDs at FPGA Densities
CY3930V208-125BGI 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:CPLDs at FPGA Densities
CY3930V208-125MBC 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:CPLDs at FPGA Densities