參數(shù)資料
型號(hào): DC1384A-A
廠商: Linear Technology
文件頁數(shù): 20/22頁
文件大?。?/td> 0K
描述: BOARD DELTA SIGMA ADC LTC2452
軟件下載: QuikEval System
設(shè)計(jì)資源: DC1384A Design File
DC1384A Schematic
標(biāo)準(zhǔn)包裝: 1
系列: QuikEval™
ADC 的數(shù)量: 2
位數(shù): 16
采樣率(每秒): 60
數(shù)據(jù)接口: 串行,SPI?
輸入范圍: ±VREF
已用 IC / 零件: LTC2452
已供物品:
相關(guān)產(chǎn)品: LTC2452ITS8#TRPBF-ND - IC ADC 16BIT DELTA SIG TSOT23-8
LTC2452ITS8#TRMPBFTR-ND - IC ADC 16BIT DELTA SIG TSOT23-8
LTC2452IDDB#TRPBF-ND - IC ADC 16BIT DELTA SIG 8-DFN
LTC2452IDDB#TRMPBFTR-ND - IC ADC 16BIT DELTA SIG 8-DFN
LTC2452CTS8#TRPBF-ND - IC ADC 16BIT DELTA SIG TSOT23-8
LTC2452CTS8#TRMPBFTR-ND - IC ADC 16BIT DELTA SIG TSOT23-8
LTC2452CDDB#TRPBF-ND - IC ADC 16BIT DELTA SIG 8-DFN
LTC2452CDDB#TRMPBFTR-ND - IC ADC 16BIT DELTA SIG 8-DFN
LTC2452
7
2452fd
For more information www.linear.com/LTC2452
applicaTions inForMaTion
Figure 2. LTC2452 State Transition Diagram
of data appears at the SDO pin following each falling edge
detected at the SCK input pin and appears from MSB to
LSB. The user can reliably latch this data on every rising
edge of the external serial clock signal driving the SCK
pin (see Figure 3).
The DATA OUTPUT state concludes in one of two different
ways.First,theDATAOUTPUTstateoperationiscompleted
once all 16 data bits have been shifted out and the clock
then goes low. This corresponds to the 16th falling edge
of SCK. Second, the DATA OUTPUT state can be aborted
at any time by a LOW-to-HIGH transition on the CS input.
Following either one of these two actions, the LTC2452 will
entertheCONVERTstateandinitiateanewconversioncycle.
Power-Up Sequence
When the power supply voltage (VCC) applied to the con-
verter is below approximately 2.1V, the ADC performs a
power-on reset. This feature guarantees the integrity of
the conversion result.
When VCC rises above this critical threshold, the converter
generates an internal power-on reset (POR) signal for
approximately 0.5ms. The POR signal clears all internal
registers. Following the POR signal, the LTC2452 starts a
conversioncycleandfollowsthesuccessionofstatesshown
in Figure 2. The first conversion result following POR is
accurate within the specifications of the device if the power
supply voltage VCC is restored within the operating range
(2.7V to 5.5V) before the end of the POR time interval.
Ease of Use
The LTC2452 data output has no latency, filter settling
delay or redundant results associated with the conversion
cycle. There is a one-to-one correspondence between the
conversion and the output data. Therefore, multiplexing
multiple analog input voltages requires no special actions.
The LTC2452 performs offset calibrations every conver-
sion. This calibration is transparent to the user and has
no effect upon the cyclic operation described previously.
The advantage of continuous calibration is stability of the
ADC performance with respect to time and temperature.
TheLTC2452includesaproprietaryinputsamplingscheme
that reduces the average input current by several orders
DATA OUTPUT
SLEEP
CONVERT
POWER-ON RESET
YES
2452 F02
16TH FALLING
EDGE OF SCK
OR
CS = HIGH?
SCK = LOW
AND
CS = LOW?
NO
YES
NO
started, this operation can not be aborted except by a low
power supply condition (VCC < 2.1V) which generates an
internal power-on reset signal.
After the completion of a conversion, the LTC2452 enters
the SLEEP state and remains there until both the chip
select and serial clock inputs are low (CS = SCK = LOW).
Followingthiscondition,theADCtransitionsintotheDATA
OUTPUT state.
While in the SLEEP state, whenever the chip select input
is pulled high (CS = HIGH), the LTC2452’s power supply
currentisreducedtolessthan200nA.Whenthechipselect
input is pulled low (CS = LOW), and SCK is maintained at a
HIGHlogiclevel,theLTC2452willreturntoanormalpower
consumption level. During the SLEEP state, the result of
the last conversion is held indefinitely in a static register.
Upon entering the DATA OUTPUT state, SDO outputs the
sign (D15) of the conversion result. During this state,
the ADC shifts the conversion result serially through the
SDO output pin under the control of the SCK input pin.
There is no latency in generating this data and the result
corresponds to the last completed conversion. A new bit
相關(guān)PDF資料
PDF描述
V24C48E150BG3 CONVERTER MOD DC/DC 48V 150W
VI-BT3-EY CONVERTER MOD DC/DC 24V 50W
EEM28DTAN CONN EDGECARD 56POS R/A .156 SLD
AP2152SG-13 IC PWR SW USB 2CH 0.5A 8-SOIC
VI-BT1-EY CONVERTER MOD DC/DC 12V 50W
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
DC1385A 功能描述:BOARD EVAL LTM4614 RoHS:否 類別:編程器,開發(fā)系統(tǒng) >> 評(píng)估板 - DC/DC 與 AC/DC(離線)SMPS 系列:µModule® 標(biāo)準(zhǔn)包裝:1 系列:- 主要目的:DC/DC,步降 輸出及類型:1,非隔離 功率 - 輸出:- 輸出電壓:3.3V 電流 - 輸出:3A 輸入電壓:4.5 V ~ 28 V 穩(wěn)壓器拓?fù)浣Y(jié)構(gòu):降壓 頻率 - 開關(guān):250kHz 板類型:完全填充 已供物品:板 已用 IC / 零件:L7981 其它名稱:497-12113STEVAL-ISA094V1-ND
DC1386B 功能描述:BOARD DEMO LTM8032 RoHS:否 類別:編程器,開發(fā)系統(tǒng) >> 評(píng)估板 - DC/DC 與 AC/DC(離線)SMPS 系列:µModule® 標(biāo)準(zhǔn)包裝:1 系列:- 主要目的:DC/DC,步降 輸出及類型:1,非隔離 功率 - 輸出:- 輸出電壓:3.3V 電流 - 輸出:3A 輸入電壓:4.5 V ~ 28 V 穩(wěn)壓器拓?fù)浣Y(jié)構(gòu):降壓 頻率 - 開關(guān):250kHz 板類型:完全填充 已供物品:板 已用 IC / 零件:L7981 其它名稱:497-12113STEVAL-ISA094V1-ND
DC1386B 制造商:Linear Technology 功能描述:DEMOBOARD NUMBER FOR LTM8032
DC1390-104K 制造商:API 制造商全稱:API Delevan 功能描述:High Current Power Line Chokes
DC1390-105K 制造商:API 制造商全稱:API Delevan 功能描述:High Current Power Line Chokes