參數(shù)資料
型號(hào): DJIXEEED0SE001
廠商: Intel Corp.
英文描述: Advanced 8-Port 10/100 Mbps PHY Transceivers
中文描述: 先進(jìn)的8端口10/100 Mbps的物理層收發(fā)器
文件頁數(shù): 128/226頁
文件大?。?/td> 1575K
代理商: DJIXEEED0SE001
第1頁第2頁第3頁第4頁第5頁第6頁第7頁第8頁第9頁第10頁第11頁第12頁第13頁第14頁第15頁第16頁第17頁第18頁第19頁第20頁第21頁第22頁第23頁第24頁第25頁第26頁第27頁第28頁第29頁第30頁第31頁第32頁第33頁第34頁第35頁第36頁第37頁第38頁第39頁第40頁第41頁第42頁第43頁第44頁第45頁第46頁第47頁第48頁第49頁第50頁第51頁第52頁第53頁第54頁第55頁第56頁第57頁第58頁第59頁第60頁第61頁第62頁第63頁第64頁第65頁第66頁第67頁第68頁第69頁第70頁第71頁第72頁第73頁第74頁第75頁第76頁第77頁第78頁第79頁第80頁第81頁第82頁第83頁第84頁第85頁第86頁第87頁第88頁第89頁第90頁第91頁第92頁第93頁第94頁第95頁第96頁第97頁第98頁第99頁第100頁第101頁第102頁第103頁第104頁第105頁第106頁第107頁第108頁第109頁第110頁第111頁第112頁第113頁第114頁第115頁第116頁第117頁第118頁第119頁第120頁第121頁第122頁第123頁第124頁第125頁第126頁第127頁當(dāng)前第128頁第129頁第130頁第131頁第132頁第133頁第134頁第135頁第136頁第137頁第138頁第139頁第140頁第141頁第142頁第143頁第144頁第145頁第146頁第147頁第148頁第149頁第150頁第151頁第152頁第153頁第154頁第155頁第156頁第157頁第158頁第159頁第160頁第161頁第162頁第163頁第164頁第165頁第166頁第167頁第168頁第169頁第170頁第171頁第172頁第173頁第174頁第175頁第176頁第177頁第178頁第179頁第180頁第181頁第182頁第183頁第184頁第185頁第186頁第187頁第188頁第189頁第190頁第191頁第192頁第193頁第194頁第195頁第196頁第197頁第198頁第199頁第200頁第201頁第202頁第203頁第204頁第205頁第206頁第207頁第208頁第209頁第210頁第211頁第212頁第213頁第214頁第215頁第216頁第217頁第218頁第219頁第220頁第221頁第222頁第223頁第224頁第225頁第226頁
LXT9785 and LXT9785E Advanced 8-Port 10/100 Mbps PHY Transceivers
130
Datasheet
Document Number: 249241
Revision Number: 007
Revision Date: August 28, 2003
4.6.1.2
Manual Next Page Exchange
Additional information, exceeding that required by base page exchange, is also sent via “Next
Pages.” The LXT9785/LXT9785E fully supports the IEEE 802.3 method of negotiation via Next
Page exchange. The Next Page exchange uses Register 7 to send information and Register 8 to
receive it. Next Page exchange occurs only if both ends of the link partners advertise their ability to
exchange Next Pages. A special mode has been added to make manual next page exchange easier
for software. When Register 6 “page” is received, it stays set until read. This bit is cleared when a
new negotiation occurs, preventing the user from reading an old value in Register 6 and assuming
there is valid information in Registers 5 and 8. The page received bit is cleared upon reading the
“Auto-Negotiation Expansion Register (Address 6)” on page 206
.
4.6.1.3
Controlling Auto-Negotiation
The following steps are recommended when auto-negotiation is controlled by software:
After power-up, power-down, or reset, the power-down recovery time, as specified in
Table 80, “Intel LXT9785/LXT9785E Power-Up Timing Parameters” on page 198
, must be
exhausted before proceeding.
Set the auto-negotiation advertisement register bits in Register 4 as desired.
Enable auto-negotiation (set MDIO Register bit 0.12 = 1).
Enable or restart auto-negotiation as soon as possible after writing to Register 4 to ensure
proper operation.
4.6.1.4
Link Criteria
In 100 Mbps mode, link is established when the descrambler becomes locked and remains locked
for approximately 50 ms. Link remains up unless the descrambler receives less than 12 consecutive
idle symbols in any 2 ms period. This provides a robust operation, filtering out any small noise hits
that may disrupt the link.
MLT-3 idle waveforms, for short periods, meet all the criteria for 10BASE-T start delimiters. A
working 10BASE-T receive may temporarily indicate link to 100BASE-TX waveforms. However,
the PHY will not bring up a permanent 10 Mbps link.
According to the IEEE standard 10 Mbps link state machine, the last condition that must be met
before 10 Mbps link can come up is a period of transmit and receive idle time. TXEN and RXDV
are inactive at the same time. This ensures that link is not brought up in the middle of transmitting
or receiving a packet. To ensure link establishment, Intel recommends no packet transmission into
the MII interface until link is established.
The IEEE Standard references this requirement in Section 14.2.3 State Diagrams, Figure 14-6-Link
Integrity Test Function State Diagram and in Section 28.3.4 State Diagrams, Figure 28-17-NLP
Receive Link Integrity Test State Diagram. These diagrams illustrate that while the PHY is in the
Link Test Fail Extend state, the last state before Link Pass state) Packet receive activity (RD) and
Transmit Activity (DO) must be idle (RD = idle * D0 = idle) for link to establish.
相關(guān)PDF資料
PDF描述
DJIXELAD0QE000 Advanced 8-Port 10/100 Mbps PHY Transceivers
DJIXELAD0QE001 Advanced 8-Port 10/100 Mbps PHY Transceivers
DJIXELAD0SE000 Advanced 8-Port 10/100 Mbps PHY Transceivers
DJIXELAD0SE001 Advanced 8-Port 10/100 Mbps PHY Transceivers
DJIXELCD0QE001 Advanced 8-Port 10/100 Mbps PHY Transceivers
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
DJIXELAD0QE000 制造商:INTEL 制造商全稱:Intel Corporation 功能描述:Advanced 8-Port 10/100 Mbps PHY Transceivers
DJIXELAD0QE001 制造商:INTEL 制造商全稱:Intel Corporation 功能描述:Advanced 8-Port 10/100 Mbps PHY Transceivers
DJIXELAD0SE000 制造商:INTEL 制造商全稱:Intel Corporation 功能描述:Advanced 8-Port 10/100 Mbps PHY Transceivers
DJIXELAD0SE001 制造商:INTEL 制造商全稱:Intel Corporation 功能描述:Advanced 8-Port 10/100 Mbps PHY Transceivers
DJIXELCD0QE000 制造商:INTEL 制造商全稱:Intel Corporation 功能描述:Advanced 8-Port 10/100 Mbps PHY Transceivers