Notes to Tables 4 and 5: (1) I/O counts include dedicated input and c" />
參數(shù)資料
型號: EP20K160EFC484-1N
廠商: Altera
文件頁數(shù): 63/117頁
文件大?。?/td> 0K
描述: IC APEX 20KE FPGA 160K 484-FBGA
產(chǎn)品培訓模塊: Three Reasons to Use FPGA's in Industrial Designs
標準包裝: 60
系列: APEX-20K®
LAB/CLB數(shù): 640
邏輯元件/單元數(shù): 6400
RAM 位總計: 81920
輸入/輸出數(shù): 316
門數(shù): 404000
電源電壓: 1.71 V ~ 1.89 V
安裝類型: 表面貼裝
工作溫度: 0°C ~ 85°C
封裝/外殼: 484-BGA
供應商設備封裝: 484-FBGA(23x23)
Altera Corporation
5
APEX 20K Programmable Logic Device Family Data Sheet
Notes to Tables 4 and 5:
(1)
I/O counts include dedicated input and clock pins.
(2)
APEX 20K device package types include thin quad flat pack (TQFP), plastic quad flat pack (PQFP), power quad flat
pack (RQFP), 1.27-mm pitch ball-grid array (BGA), 1.00-mm pitch FineLine BGA, and pin-grid array (PGA)
packages.
(3)
This device uses a thermally enhanced package, which is taller than the regular package. Consult the Altera Device
Package Information Data Sheet for detailed package size information.
Table 5. APEX 20K FineLine BGA Package Options & I/O Count
Device
144 Pin
324 Pin
484 Pin
672 Pin
1,020 Pin
EP20K30E
93
128
EP20K60E
93
196
EP20K100
252
EP20K100E
93
246
EP20K160E
316
EP20K200
382
EP20K200E
376
EP20K300E
408
EP20K400
502 (3)
EP20K400E
488 (3)
EP20K600E
508 (3)
588
EP20K1000E
508 (3)
708
EP20K1500E
808
Table 6. APEX 20K QFP, BGA & PGA Package Sizes
Feature
144-Pin TQFP 208-Pin QFP 240-Pin QFP 356-Pin BGA 652-Pin BGA 655-Pin PGA
Pitch (mm)
0.50
1.27
Area (mm2)
484
924
1,218
1,225
2,025
3,906
Length
× Width
(mm
× mm)
22
× 22
30.4
× 30.4
34.9
× 34.9
35
× 35
45
× 45
62.5
× 62.5
Table 7. APEX 20K FineLine BGA Package Sizes
Feature
144 Pin
324 Pin
484 Pin
672 Pin
1,020 Pin
Pitch (mm)
1.00
Area (mm2)
169
361
529
729
1,089
Length
× Width (mm × mm)
13
× 13
19
× 19
23
× 23
27
× 27
33
× 33
相關PDF資料
PDF描述
IDT71V416S15PHGI IC SRAM 4MBIT 15NS 44TSOP
EP20K160EFC484-1 IC APEX 20KE FPGA 160K 484-FBGA
A54SX32-2BG313I IC FPGA SX 48K GATES 313-BGA
RSC60DRTF CONN EDGECARD 120PS DIP .100 SLD
A42MX36-1PQ240 IC FPGA MX SGL CHIP 54K 240-PQFP
相關代理商/技術參數(shù)
參數(shù)描述
EP20K160EFC484-1X 功能描述:FPGA - 現(xiàn)場可編程門陣列 CPLD - APEX 20K 640 Macro 316 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-256
EP20K160EFC484-2 功能描述:FPGA - 現(xiàn)場可編程門陣列 CPLD - APEX 20K 640 Macro 316 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-256
EP20K160EFC484-2ES 制造商:未知廠家 制造商全稱:未知廠家 功能描述:FPGA
EP20K160EFC484-2N 功能描述:FPGA - 現(xiàn)場可編程門陣列 CPLD - APEX 20K 640 Macro 316 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-256
EP20K160EFC484-2X 功能描述:FPGA - 現(xiàn)場可編程門陣列 CPLD - APEX 20K 640 Macro 316 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-256