參數(shù)資料
型號(hào): EP4S100G3F45I2N
廠商: Altera
文件頁(yè)數(shù): 29/82頁(yè)
文件大?。?/td> 0K
描述: IC STRATIX IV GT 290K 1932FBGA
產(chǎn)品培訓(xùn)模塊: Stratix IV FPGAs
Three Reasons to Use FPGA's in Industrial Designs
特色產(chǎn)品: Stratix? IV Series FPGAs
標(biāo)準(zhǔn)包裝: 3
系列: STRATIX® IV GT
LAB/CLB數(shù): 11648
邏輯元件/單元數(shù): 291200
RAM 位總計(jì): 17661952
輸入/輸出數(shù): 781
電源電壓: 0.92 V ~ 0.98 V
安裝類型: 表面貼裝
工作溫度: -40°C ~ 100°C
封裝/外殼: 1932-BBGA
供應(yīng)商設(shè)備封裝: 1932-FBGA(45x45)
其它名稱: 544-2639
Chapter 1: DC and Switching Characteristics for Stratix IV Devices
1–27
Switching Characteristics
March 2014
Altera Corporation
Stratix IV Device Handbook
Volume 4: Device Datasheet and Addendum
Data rate (Double
width,
non-PMA Direct) (16)
1000
11300
1000
-
10312.5 1000
8500
Mbps
Data rate (Single
width,
PMA Direct) (16)
600
-
3250
600
-
3250
600
3250
Mbps
Data rate (Double
width,
1000
-
6500
1000
-
6500
1000
6500
Mbps
Absolute VMAX for a
receiver pin (4)
1.6
1.6
1.6
V
Operational VMAX for
a receiver pin
1.5
1.5
1.5
V
Absolute VMIN for a
receiver pin
-0.4
-0.4
-0.4
V
Maximum
peak-to-peak
differential input
voltage VID (diff p-p)
before device
configuration
1.6
1.6
1.6
V
Maximum
peak-to-peak
differential input
voltage VID (diff p-p)
after device
configuration
VICM = 0.82 V
setting
——
2.7
2.7
2.7
V
VICM = 1.2 V
setting (5)
——
1.2
1.2
1.2
V
Minimum
differential eye
opening at the
receiver serial input
pins for data rates
10.3125 Gbps.
Equalization = 0
DC gain = 0 dB
85
85
85
mV
Minimum
differential eye
opening at the
receiver serial input
pins for data rates
> 10.3125 Gbps.
Equalization = 0
DC gain = 0 dB
165
mV
VICM
VICM = 0.82 V
setting
820 ± 10%
mV
VICM = 1.2 V
setting (5)
1200 ± 10%
mV
Table 1–24. Transceiver Specifications for Stratix IV GT Devices (Part 3 of 8)
Symbol/
Description
Conditions
–1 Industrial Speed
Grade
–2 Industrial Speed
Grade
–3 Industrial Speed
Grade
Unit
Min
Typ
Max
Min
Typ
Max
Min
Typ
Max
相關(guān)PDF資料
PDF描述
24AA52T-I/MS IC EEPROM 2KBIT 400KHZ 8MSOP
24LCS52T-I/MS IC EEPROM 2KBIT 400KHZ 8MSOP
EP4SE820H40I3N IC STRATIX IV FPGA 820K 1517HBGA
24AA52-I/ST IC EEPROM 2KBIT 400KHZ 8TSSOP
EP4S40G5H40I3N IC STRATIX IV FPGA 530K 1517HBGA
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EP4S100G3F45I3 功能描述:FPGA - 現(xiàn)場(chǎng)可編程門陣列 FPGA - Stratix IV 11648 LABs 781 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256
EP4S100G3F45I3N 功能描述:FPGA - 現(xiàn)場(chǎng)可編程門陣列 FPGA - Stratix IV 11648 LABs 781 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256
EP4S100G4F45I1 功能描述:FPGA - 現(xiàn)場(chǎng)可編程門陣列 FPGA - Stratix IV 14144 LABs 781 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256
EP4S100G4F45I1N 功能描述:FPGA - 現(xiàn)場(chǎng)可編程門陣列 FPGA - Stratix IV 14144 LABs 781 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256
EP4S100G4F45I2 功能描述:FPGA - 現(xiàn)場(chǎng)可編程門陣列 FPGA - Stratix IV 14144 LABs 781 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256