參數(shù)資料
型號(hào): EP4SGX530KH40C2
廠商: Altera
文件頁數(shù): 8/82頁
文件大?。?/td> 0K
描述: IC STRATIX IV FPGA 530K 1517HBGA
產(chǎn)品培訓(xùn)模塊: Three Reasons to Use FPGA's in Industrial Designs
標(biāo)準(zhǔn)包裝: 3
系列: Stratix® IV GX
LAB/CLB數(shù): 21248
邏輯元件/單元數(shù): 531200
RAM 位總計(jì): 28033024
輸入/輸出數(shù): 744
電源電壓: 0.87 V ~ 0.93 V
安裝類型: 表面貼裝
工作溫度: 0°C ~ 85°C
封裝/外殼: 1517-BBGA 裸露焊盤
供應(yīng)商設(shè)備封裝: 1517-HBGA(42.5x42.5)
Chapter 1: DC and Switching Characteristics for Stratix IV Devices
1–8
Electrical Characteristics
March 2014
Altera Corporation
Stratix IV Device Handbook
Volume 4: Device Datasheet and Addendum
Bus Hold Specifications
Table 1–10 lists the Stratix IV device family bus hold specifications.
On-Chip Termination (OCT) Specifications
If you enable OCT calibration, calibration is automatically performed at power-up for
I/Os connected to the calibration block. Table 1–11 lists the Stratix IV OCT
termination calibration accuracy specifications.
Table 1–10. Bus Hold Parameters
Parameter
Symbol
Conditions
VCCIO
Unit
1.2 V
1.5 V
1.8 V
2.5 V
3.0 V
Min
Max
Min
Max
Min
Max
Min
Max
Min
Max
Low
sustaining
current
ISUSL
VIN > VIL
(maximum)
22.5
25.0
30.0
50.0
70.0
A
High
sustaining
current
ISUSH
VIN < VIH
(minimum)
-22.5
-25.0
-30.0
-50.0
-70.0
A
Low
overdrive
current
IODL
0V < VIN <
VCCIO
120
160
200
300
500
A
High
overdrive
current
IODH
0V < VIN <
VCCIO
—-120—-160—-200—-300—-500
A
Bus-hold
trip point
VTRIP
0.450.950.501.000.681.070.70
1.70
0.802.00
V
Table 1–11. OCT Calibration Accuracy Specifications for Stratix IV Devices (Part 1 of 2) (1)
Symbol
Description
Conditions
Calibration Accuracy
Unit
C2
C3,I3, M3
C4,I4
25-
R
S
3.0, 2.5, 1.8, 1.5, 1.2
Internal series termination
with calibration (25-
setting)
VCCIO = 3.0, 2.5, 1.8,
1.5, 1.2 V
± 8
%
50-
R
S
3.0, 2.5, 1.8, 1.5, 1.2
Internal series termination
with calibration (50-
setting)
VCCIO = 3.0, 2.5, 1.8,
1.5, 1.2 V
± 8
%
50-
R
T
2.5, 1.8, 1.5, 1.2
Internal parallel termination
with calibration (50-
setting)
VCCIO = 2.5, 1.8, 1.5,
1.2 V
± 10
%
20-
, 40- , and
60-
R
S
3.0, 2.5, 1.8, 1.5, 1.2
Expanded range for internal
series termination with
calibration (20-
, 40-and
60-
R
S setting)
VCCIO = 3.0, 2.5, 1.8,
1.5, 1.2 V
± 10
%
相關(guān)PDF資料
PDF描述
EP4SGX530KF43I3 IC STRATIX IV FPGA 530K 1760FBGA
11LC160-E/MS IC EEPROM 16K FLASH 8MSOP
EP4SGX530KF43C2 IC STRATIX IV FPGA 530K 1760FBGA
11LC080-E/P IC EEPROM 8K FLASH 8PDIP
EP4SE820H40I4 IC STRATIX IV FPGA 820K 1517HBGA
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EP4SGX530KH40C2ES 制造商:Altera Corporation 功能描述:FPGA Stratix
EP4SGX530KH40C2N 功能描述:FPGA - 現(xiàn)場可編程門陣列 FPGA - Stratix IV GX 21248 LABs 744 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256
EP4SGX530KH40C2NES 制造商:Altera Corporation 功能描述:IC FPGA 744 I/O 1517HBGA 制造商:Altera Corporation 功能描述:IC STRATIX IV GX FPGA 1517HBGA
EP4SGX530KH40C3 功能描述:FPGA - 現(xiàn)場可編程門陣列 FPGA - Stratix IV GX 21248 LABs 744 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256
EP4SGX530KH40C3ES 功能描述:IC STRATIX IV GX 530K 1517-HBGA RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:Stratix® IV GX 產(chǎn)品變化通告:XC4000(E,L) Discontinuation 01/April/2002 標(biāo)準(zhǔn)包裝:24 系列:XC4000E/X LAB/CLB數(shù):100 邏輯元件/單元數(shù):238 RAM 位總計(jì):3200 輸入/輸出數(shù):80 門數(shù):3000 電源電壓:4.5 V ~ 5.5 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 100°C 封裝/外殼:120-BCBGA 供應(yīng)商設(shè)備封裝:120-CPGA(34.55x34.55)