參數(shù)資料
型號: EPF8820AQC208-4
廠商: Altera
文件頁數(shù): 7/62頁
文件大?。?/td> 0K
描述: IC FLEX 8000A FPGA 8K 208-PQFP
產(chǎn)品培訓模塊: Three Reasons to Use FPGA's in Industrial Designs
標準包裝: 72
系列: FLEX 8000
LAB/CLB數(shù): 84
邏輯元件/單元數(shù): 672
輸入/輸出數(shù): 152
門數(shù): 8000
電源電壓: 4.75 V ~ 5.25 V
安裝類型: 表面貼裝
工作溫度: 0°C ~ 85°C
封裝/外殼: 208-BFQFP
供應(yīng)商設(shè)備封裝: 208-PQFP(28x28)
產(chǎn)品目錄頁面: 602 (CN2011-ZH PDF)
其它名稱: 544-2264
Altera Corporation
15
FLEX 8000 Programmable Logic Device Family Data Sheet
FL
EX
800
0
3
Asynchronous Clear
A register is cleared by one of the two LABCTRL signals. When the CLRn
port receives a low signal, the register is set to zero.
Asynchronous Preset
An asynchronous preset is implemented as either an asynchronous load
or an asynchronous clear. If DATA3 is tied to VCC, asserting LABCTRLl
asynchronously loads a 1 into the register. Alternatively, the
MAX+PLUS II software can provide preset control by using the clear and
inverting the input and output of the register. Inversion control is
available for the inputs to both LEs and IOEs. Therefore, if a register is
preset by only one of the two LABCTRL signals, the DATA3 input is not
needed and can be used for one of the LE operating modes.
Asynchronous Clear & Preset
When implementing asynchronous clear and preset, LABCTRL1 controls
the preset and LABCTRL2 controls the clear. The DATA3 input is tied to VCC;
therefore, asserting LABCTRL1 asynchronously loads a 1 into the register,
effectively presetting the register. Asserting LABCTRL2 clears the register.
Asynchronous Load with Clear
When implementing an asynchronous load with the clear, LABCTRL1
implements the asynchronous load of DATA3 by controlling the register
preset and clear. LABCTRL2 implements the clear by controlling the
register clear.
Asynchronous Load with Preset
When implementing an asynchronous load in conjunction with a preset,
the MAX+PLUS II software provides preset control by using the clear and
inverting the input and output of the register. Asserting LABCTRL2 clears
the register, while asserting LABCTRL1 loads the register. The
MAX+PLUS II software inverts the signal that drives the DATA3 signal to
account for the inversion of the register’s output.
Asynchronous Load without Clear or Preset
When implementing an asynchronous load without the clear or preset,
LABCTRL1
implements the asynchronous load of DATA3 by controlling the
register preset and clear.
相關(guān)PDF資料
PDF描述
EP4CE30F29C7N IC CYCLONE IV E FPGA 30K 780FBGA
JWS60048 PWR SUP 48.0V 13A SNG OUTPUT
R24P23.3S/P/R6.4 CONV DC/DC 2W 24VIN 3.3VOUT
GBA06DRMD-S288 CONN EDGECARD 12POS .125 EXTEND
EMC35DRAI-S734 CONN EDGECARD 70POS .100 R/A PCB
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EPF8820AQI144-3 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field Programmable Gate Array (FPGA)
EPF8820AQI160-3 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field Programmable Gate Array (FPGA)
EPF8820AQI208-3 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field Programmable Gate Array (FPGA)
EPF8820ARC208-2 制造商:Altera Corporation 功能描述:IC FPGA 152 I/O 208RQFP 制造商:Altera Corporation 功能描述:IC FLEX 8000 FPGA 8K 208RQFP
EPF8820ARC208-2A 制造商:Altera Corporation 功能描述:FPGA (Field-Programmable Gate Array)