Notes to tables: (1) These values are specified under the recommende" />
參數資料
型號: EPM7032TC44-15
廠商: Altera
文件頁數: 41/66頁
文件大?。?/td> 0K
描述: IC MAX 7000 CPLD 32 44-TQFP
產品變化通告: MAX 7000 Series Obsolescence 08/Jun/2009
標準包裝: 160
系列: MAX® 7000
可編程類型: 系統(tǒng)內可編程
最大延遲時間 tpd(1): 15.0ns
電壓電源 - 內部: 4.75 V ~ 5.25 V
邏輯元件/邏輯塊數目: 2
宏單元數: 32
門數: 600
輸入/輸出數: 36
工作溫度: 0°C ~ 70°C
安裝類型: 表面貼裝
封裝/外殼: 44-TQFP
供應商設備封裝: 44-TQFP(10x10)
包裝: 托盤
其它名稱: 544-2294
46
Altera Corporation
MAX 7000 Programmable Logic Device Family Data Sheet
Notes to tables:
(1)
These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more
information on switching waveforms.
(2)
This minimum pulse width for preset and clear applies for both global clear and array controls. The tLPA parameter
must be added to this minimum width if the clear or reset signal incorporates the tLAD parameter into the signal
path.
(3)
This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This
parameter applies for both global and array clocking.
(4)
These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
(5)
The fMAX values represent the highest frequency for pipelined data.
(6)
Operating conditions: VCCIO = 3.3 V ± 10% for commercial and industrial use.
(7)
For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices,
these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these
devices, add an additional 0.1 ns to the PIA timing value.
(8)
The tLPA parameter must be added to the tLAD, tLAC, tIC, tEN, tSEXP, tACL, and tCPPW parameters for macrocells
running in the low-power mode.
Tables 33 and 34 show the EPM7160S AC operating conditions.
Table 33. EPM7160S External Timing Parameters (Part 1 of 2)
Symbol
Parameter
Conditions
Speed Grade
Unit
-6
-7
-10
-15
MinMax MinMax MinMax MinMax
tPD1
Input to non-registered output
C1 = 35 pF
6.0
7.5
10.0
15.0
ns
tPD2
I/O input to non-registered
output
C1 = 35 pF
6.0
7.5
10.0
15.0
ns
tSU
Global clock setup time
3.4
4.2
7.0
11.0
ns
tH
Global clock hold time
0.0
ns
tFSU
Global clock setup time of fast
input
2.5
3.0
ns
tFH
Global clock hold time of fast
input
0.0
0.5
0.0
ns
tCO1
Global clock to output delay
C1 = 35 pF
3.9
4.8
5
8
ns
tCH
Global clock high time
3.0
4.0
5.0
ns
tCL
Global clock low time
3.0
4.0
5.0
ns
tASU
Array clock setup time
0.9
1.1
2.0
4.0
ns
tAH
Array clock hold time
1.7
2.1
3.0
4.0
ns
tACO1
Array clock to output delay
C1 = 35 pF
6.4
7.9
10.0
15.0
ns
tACH
Array clock high time
3.0
4.0
6.0
ns
tACL
Array clock low time
3.0
4.0
6.0
ns
tCPPW
Minimum pulse width for clear
and preset
2.5
3.0
4.0
6.0
ns
tODH
Output data hold time after
clock
C1 = 35 pF (3)
1.0
ns
tCNT
Minimum global clock period
6.7
8.2
10.0
13.0
ns
fCNT
Maximum internal global clock
frequency
149.3
122.0
100.0
76.9
MHz
相關PDF資料
PDF描述
VI-B0W-CY-F2 CONVERTER MOD DC/DC 5.5V 50W
VI-B0W-CY-F1 CONVERTER MOD DC/DC 5.5V 50W
M5LV-384/120-6YC IC CPLD 384MC 120I/O 160PQFP
TPSB225M025R0900 CAP TANT 2.2UF 25V 20% 1210
172-E50-213R011 CONN DB50 FEMALE SLD DIP NKL
相關代理商/技術參數
參數描述
EPM7032TC44-6 制造商:Altera Corporation 功能描述:IC MAX 44TQFP 制造商:Altera Corporation 功能描述:IC CPLD 32MC 6NS 44TQFP
EPM7032TC44-7 制造商:Altera Corporation 功能描述:IC MAX 44TQFP 制造商:Altera Corporation 功能描述:IC CPLD 32MC 7.5NS 44TQFP
EPM7032TI44-15 制造商:Altera Corporation 功能描述:IC MAX 44TQFP 制造商:Altera Corporation 功能描述:IC CPLD 32MC 15NS 44TQFP
EPM7032V 制造商:未知廠家 制造商全稱:未知廠家 功能描述:
EPM7032VLC44-12 制造商:Rochester Electronics LLC 功能描述:- Bulk