參數(shù)資料
型號(hào): EPM7064LC44-7
廠商: Altera
文件頁數(shù): 32/66頁
文件大小: 0K
描述: IC MAX 7000 CPLD 64 44-PLCC
標(biāo)準(zhǔn)包裝: 390
系列: MAX® 7000
可編程類型: 系統(tǒng)內(nèi)可編程
最大延遲時(shí)間 tpd(1): 7.5ns
電壓電源 - 內(nèi)部: 4.75 V ~ 5.25 V
邏輯元件/邏輯塊數(shù)目: 4
宏單元數(shù): 64
門數(shù): 1250
輸入/輸出數(shù): 36
工作溫度: 0°C ~ 70°C
安裝類型: 表面貼裝
封裝/外殼: 44-LCC(J 形引線)
供應(yīng)商設(shè)備封裝: 44-PLCC(16.58x16.58)
包裝: 管件
其它名稱: 544-2299-5
38
Altera Corporation
MAX 7000 Programmable Logic Device Family Data Sheet
Table 26. MAX 7000 & MAX 7000E Internal Timing Parameters
Symbol
Parameter
Conditions
Speed Grade
Unit
-15
-15T
-20
Min
Max
Min
Max
Min
Max
tIN
Input pad and buffer delay
2.0
3.0
ns
tIO
I/O input pad and buffer delay
2.0
3.0
ns
tFIN
Fast input delay
2.0–4.0
ns
tSEXP
Shared expander delay
8.0
10.0
9.0
ns
tPEXP
Parallel expander delay
1.0
2.0
ns
tLAD
Logic array delay
6.0
8.0
ns
tLAC
Logic control array delay
6.0
8.0
ns
tIOE
Internal output enable delay
3.0–4.0
ns
tOD1
Output buffer and pad delay
Slow slew rate = off
VCCIO = 5.0 V
C1 = 35 pF
4.0
5.0
ns
tOD2
Output buffer and pad delay
Slow slew rate = off
VCCIO = 3.3 V
C1 = 35 pF (7)
5.0–6.0
ns
tOD3
Output buffer and pad delay
Slow slew rate = on
VCCIO = 5.0 V or 3.3 V
C1 = 35 pF (2)
8.0–9.0
ns
tZX1
Output buffer enable delay
Slow slew rate = off
VCCIO = 5.0 V
C1 = 35 pF
6.0
10.0
ns
tZX2
Output buffer enable delay
Slow slew rate = off
VCCIO = 3.3 V
C1 = 35 pF (7)
7.0
11.0
ns
tZX3
Output buffer enable delay
Slow slew rate = on
VCCIO = 5.0 V or 3.3 V
C1 = 35 pF (2)
10.0
14.0
ns
tXZ
Output buffer disable delay
C1 = 5 pF
6.0
10.0
ns
tSU
Register setup time
4.0
ns
tH
Register hold time
4.0
5.0
ns
tFSU
Register setup time of fast input (2)
2.0–4.0
ns
tFH
Register hold time of fast input
2.0–3.0
ns
tRD
Register delay
1.0
ns
tCOMB
Combinatorial delay
1.0
ns
tIC
Array clock delay
6.0
8.0
ns
tEN
Register enable time
6.0
8.0
ns
tGLOB
Global control delay
1.0
3.0
ns
tPRE
Register preset time
4.0
ns
tCLR
Register clear time
4.0
ns
tPIA
PIA delay
2.0
3.0
ns
tLPA
Low-power adder
13.0
15.0
ns
相關(guān)PDF資料
PDF描述
MAX6502UKP115+T IC TEMP SWITCH SOT23-5
RCM03DRUN CONN EDGECARD 6POS DIP .156 SLD
RCB45DHBT CONN EDGECARD 90POS R/A .050 DIP
EYM10DRSH CONN EDGECARD 20POS DIP .156 SLD
EEM24DRXI CONN EDGECARD 48POS DIP .156 SLD
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EPM7064LC44-7N 制造商:Altera Corporation 功能描述:CPLD MAX 7000 Family 1.25K Gates 64 Macro Cells 125MHz CMOS Technology 5V 44-Pin PLCC
EPM7064LC44-7YY 制造商:Altera Corporation 功能描述:CPLD MAX 7000 Family 1.25K Gates 64 Macro Cells 125MHz CMOS Technology 5V 44-Pin PLCC
EPM7064LC5815 制造商:Altera Corporation 功能描述:
EPM7064LC68-10 功能描述:CPLD - 復(fù)雜可編程邏輯器件 CPLD - MAX 7000 64 Macro 52 IOs RoHS:否 制造商:Lattice 系列: 存儲(chǔ)類型:EEPROM 大電池?cái)?shù)量:128 最大工作頻率:333 MHz 延遲時(shí)間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
EPM7064LC68-12 功能描述:CPLD - 復(fù)雜可編程邏輯器件 CPLD - MAX 7000 64 Macro 52 IOs RoHS:否 制造商:Lattice 系列: 存儲(chǔ)類型:EEPROM 大電池?cái)?shù)量:128 最大工作頻率:333 MHz 延遲時(shí)間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100