參數(shù)資料
型號(hào): EVAL-AD5405EB
廠商: Analog Devices Inc
文件頁數(shù): 11/25頁
文件大小: 0K
描述: BOARD EVAL FOR AD5405
產(chǎn)品培訓(xùn)模塊: DAC Architectures
標(biāo)準(zhǔn)包裝: 1
DAC 的數(shù)量: 2
位數(shù): 12
采樣率(每秒): 21.3M
數(shù)據(jù)接口: 并聯(lián)
設(shè)置時(shí)間: 80ns
DAC 型: 電流
工作溫度: -40°C ~ 125°C
已供物品:
已用 IC / 零件: AD5405
相關(guān)產(chǎn)品: AD5405YCPZ-REEL7-ND - IC DAC DUAL 12BIT MULT 40LFCSP
AD5405YCPZ-REEL-ND - IC DAC DUAL 12BIT MULT 40LFCSP
AD5405YCPZ-ND - IC DAC DUAL 12BIT MULT 40-LFCSP
AD5405
Rev. B | Page 18 of 24
PARALLEL INTERFACE
Data is loaded into the AD5405 in a 12-bit parallel word format.
Control lines CS and R/W allow data to be written to or read
from the DAC register. A write event takes place when CS and
R/W are brought low, data available on the data lines fills the
shift register, and the rising edge of CS latches the data and
transfers the latched data-word to the DAC register. The DAC
latches are not transparent; therefore, a write sequence must
consist of a falling and rising edge on CS to ensure that data is
loaded into the DAC register and that its analog equivalent is
reflected on the DAC output. A read event takes place when
R/W is held high and CS is brought low. Data is loaded from the
DAC register, goes back into the input register, and is output
onto the data line, where it can be read back to the controller for
verification or diagnostic purposes. The input and DAC
registers of these devices are not transparent; therefore, a falling
and rising edge of CS is required to load each data-word.
MICROPROCESSOR INTERFACING
ADSP-21xx-to-AD5405 Interface
Figure 38 shows the AD5405 interfaced to the ADSP-21xx
series of DSPs as a memory-mapped device. A single wait state
may be necessary to interface the AD5405 to the ADSP-21xx,
depending on the clock speed of the DSP. The wait state can be
programmed via the data memory wait state control register of
the ADSP-21xx (see the ADSP-21xx family’s user manual for
details).
04463-
049
R/W
DB0 TO DB11
AD54051
ADDRESS
DECODER
CS
DATA 0 TO
DATA 23
ADDRESS BUS
ADDR0 TO
ADRR13
ADSP-21xx1
DATA BUS
DMS
WR
1ADDITIONAL PINS OMITTED FOR CLARITY.
Figure 38. ADSP21xx-to-AD5405 Interface
8xC51-to-AD5405 Interface
Figure 39 shows the interface between the AD5405 and the
8xC51 family of DSPs. To facilitate external data memory
access, the address latch enable (ALE) mode is enabled. The low
byte of the address is latched with this output pulse during
access to the external memory. AD0 to AD7 are the multiplexed
low order addresses and data bus; they require strong internal
pull-ups when emitting 1s. During access to external memory,
A8 to A15 are the high order address bytes. Because these ports
are open drained, they also require strong internal pull-ups
when emitting 1s.
04463-
051
R/W
DB0 TO DB11
AD54051
ADDRESS
DECODER
CS
AD0 TO AD7
ADDRESS BUS
A8 TO A15
80511
DATA BUS
WR
1ADDITIONAL PINS OMITTED FOR CLARITY.
8-BIT
LATCH
ALE
Figure 39. 8xC51-to-AD5405 Interface
ADSP-BF5xx-to-AD5405 Interface
Figure 40 shows a typical interface between the AD5405 and the
ADSP-BF5xx family of DSPs. The asynchronous memory write
cycle of the processor drives the digital inputs of the DAC. The
AMSx line is actually four memory select lines. Internal ADDR
lines are decoded into AMS3–0; these lines are then inserted as
chip selects. The rest of the interface is a standard handshaking
operation.
04463-
050
R/W
DB0 TO DB11
AD54051
ADDRESS
DECODER
CS
DATA 0 TO
DATA 23
ADDRESS BUS
ADDR1 TO
ADRR19
ADSP-BF5xx1
DATA BUS
AMSx
AWE
1ADDITIONAL PINS OMITTED FOR CLARITY.
Figure 40. ADSP-BF5xx-to-AD5405 Interface
相關(guān)PDF資料
PDF描述
0210490288 CABLE JUMPER 1.25MM .152M 22POS
GSM06DSAS CONN EDGECARD 12POS R/A .156 SLD
RBA10DTMI CONN EDGECARD 20POS R/A .125 SLD
DC1190A-D BOARD SAR ADC LTC2361
VI-B5X-EY CONVERTER MOD DC/DC 5.2V 50W
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EVAL-AD5405EBZ 功能描述:BOARD EVAL FOR AD5405 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評(píng)估板 - 數(shù)模轉(zhuǎn)換器 (DAC) 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:1 系列:- DAC 的數(shù)量:4 位數(shù):12 采樣率(每秒):- 數(shù)據(jù)接口:串行,SPI? 設(shè)置時(shí)間:3µs DAC 型:電流/電壓 工作溫度:-40°C ~ 85°C 已供物品:板 已用 IC / 零件:MAX5581
EVAL-AD5415EB 制造商:Analog Devices 功能描述:EVALUATION BOARD I.C. - Bulk
EVAL-AD5415EBZ 制造商:Analog Devices 功能描述:Evaluation Board For Dual 12-Bit, High Bandwidth, Multiplying DAC With 4-Quadrant Resistors And Serial Interface 制造商:Analog Devices 功能描述:DUAL 12-BIT, HIGH BANDWIDTH, MULTIPLYING DAC W/ 4-QUADRANT R - Bulk
EVAL-AD5415SDZ 功能描述:BOARD EVAL FOR AD5415 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評(píng)估板 - 數(shù)模轉(zhuǎn)換器 (DAC) 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:1 系列:- DAC 的數(shù)量:4 位數(shù):12 采樣率(每秒):- 數(shù)據(jù)接口:串行,SPI? 設(shè)置時(shí)間:3µs DAC 型:電流/電壓 工作溫度:-40°C ~ 85°C 已供物品:板 已用 IC / 零件:MAX5581
EVAL-AD5420EBZ 功能描述:BOARD EVALUATION FOR AD5420 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評(píng)估板 - 數(shù)模轉(zhuǎn)換器 (DAC) 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:1 系列:- DAC 的數(shù)量:4 位數(shù):12 采樣率(每秒):- 數(shù)據(jù)接口:串行,SPI? 設(shè)置時(shí)間:3µs DAC 型:電流/電壓 工作溫度:-40°C ~ 85°C 已供物品:板 已用 IC / 零件:MAX5581