TIMING SPECIFICATIONS (continued) Parameter Symbol Min Typ Max Unit Refer to Figures " />
參數(shù)資料
型號(hào): EVAL-AD7663CBZ
廠商: Analog Devices Inc
文件頁數(shù): 19/24頁
文件大?。?/td> 0K
描述: BOARD EVALUATION FOR AD7663
標(biāo)準(zhǔn)包裝: 1
系列: PulSAR®
ADC 的數(shù)量: 1
位數(shù): 16
采樣率(每秒): 250k
數(shù)據(jù)接口: 串行,并聯(lián)
輸入范圍: ±4 REF
在以下條件下的電源(標(biāo)準(zhǔn)): 35mW @ 250kSPS
工作溫度: -40°C ~ 85°C
已用 IC / 零件: AD7663
已供物品: 板,CD
相關(guān)產(chǎn)品: AD7663ACPZ-ND - IC ADC 16BIT CMOS 5V 48LFCSP
AD7663ACPZRL-ND - IC ADC 16BIT CMOS 5V 48LFCSP
AD7663ASTZRL-ND - IC ADC 16BIT CMOS 48-LQFP T/R
AD7663ASTZ-ND - IC ADC 16BIT CMOS 48-LQFP
REV. B
AD7663
–4–
TIMING SPECIFICATIONS (continued)
Parameter
Symbol
Min
Typ
Max
Unit
Refer to Figures 17 and 18 (Master Serial Interface Modes)
1
CS HIGH to SYNC HI-Z
t25
10
ns
CS HIGH to Internal SCLK HI-Z
t26
10
ns
CS HIGH to SDOUT HI-Z
t27
10
ns
BUSY HIGH in Master Serial Read after Convert
t28
See Table II
s
CNVST LOW to SYNC Asserted Delay
t29
1.25
s
(Master Serial Read after Convert)
SYNC Deasserted to BUSY LOW Delay
t30
25
ns
Refer to Figures 19 and 21 (Slave Serial Interface Modes)
External SCLK Setup Time
t31
5ns
External SCLK Active Edge to SDOUT Delay
t32
316
ns
SDIN Setup Time
t33
5ns
SDIN Hold Time
t34
5ns
External SCLK Period
t35
25
ns
External SCLK HIGH
t36
10
ns
External SCLK LOW
t37
10
ns
NOTES
1In serial interface modes, the SYNC, SCLK, and SDOUT timings are defined with a maximum load C
L of 10 pF; otherwise, the load is 60 pF maximum.
2In Serial Master Read during Convert Mode. See Table II for Master Read after Convert Mode.
Specifications subject to change without notice.
IOH
500 A
1.6mA
IOL
TO OUTPUT
PIN
1.4V
CL
60pF*
*IN SERIAL INTERFACE MODES, THE SYNC, SCLK, AND
SDOUT TIMINGS ARE DEFINED WITH A MAXIMUM LOAD
CL OF 10pF; OTHERWISE, THE LOAD IS 60pF MAXIMUM.
Figure 1. Load Circuit for Digital Interface Timing
t
DELAY
t
DELAY
0.8V
2V
Figure 2. Voltage Reference Levels for Timing
Table II. Serial Clock Timings in Master Read after Convert
DIVSCLK[1]
0011
DIVSCLK[0]
0101
Unit
SYNC to SCLK First Edge Delay Minimum
t18
420
2020
ns
Internal SCLK Period Minimum
t19
25
50
100
200
ns
Internal SCLK Period Maximum
t19
40
70
140
280
ns
Internal SCLK HIGH Minimum
t20
15
25
50
100
ns
Internal SCLK LOW Minimum
t21
9.5
24
49
99
ns
SDOUT Valid Setup Time Minimum
t22
4.5
22
ns
SDOUT Valid Hold Time Minimum
t23
2430
90
ns
SCLK Last Edge to SYNC Delay Minimum
t24
360
140
300
ns
BUSY HIGH Width Maximum
t28
2
2.5
3.5
5.75
s
相關(guān)PDF資料
PDF描述
1025R-18K COIL .82UH MOLDED UNSHIELDED
VE-J7W-EY CONVERTER MOD DC/DC 5.5V 50W
AD9481-PCBZ BOARD EVAL 8BIT 250MSPS 44-TQFP
VI-J44-EY CONVERTER MOD DC/DC 48V 50W
CDB5525 EVAL BOARD FOR CS5525
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EVAL-AD7663EDZ 制造商:Analog Devices 功能描述:CONVERTER - ADC
EVAL-AD7664CB 制造商:Analog Devices 功能描述:Evaluation Kit For 16-Bit, 570 KSP Pulsar Unipolar CMOS ADC
EVAL-AD7664CBZ 功能描述:BOARD EVALUATION FOR AD7664 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評(píng)估板 - 模數(shù)轉(zhuǎn)換器 (ADC) 系列:PulSAR® 產(chǎn)品培訓(xùn)模塊:Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:1 系列:- ADC 的數(shù)量:1 位數(shù):12 采樣率(每秒):94.4k 數(shù)據(jù)接口:USB 輸入范圍:±VREF/2 在以下條件下的電源(標(biāo)準(zhǔn)):- 工作溫度:-40°C ~ 85°C 已用 IC / 零件:MAX11645 已供物品:板,軟件
EVAL-AD7665CB 制造商:AD 制造商全稱:Analog Devices 功能描述:Evaluation Board AD766X/AD767X
EVAL-AD7665CBZ 功能描述:BOARD EVALUATION FOR AD7665 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評(píng)估板 - 模數(shù)轉(zhuǎn)換器 (ADC) 系列:PulSAR® 產(chǎn)品培訓(xùn)模塊:Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:1 系列:- ADC 的數(shù)量:1 位數(shù):12 采樣率(每秒):94.4k 數(shù)據(jù)接口:USB 輸入范圍:±VREF/2 在以下條件下的電源(標(biāo)準(zhǔn)):- 工作溫度:-40°C ~ 85°C 已用 IC / 零件:MAX11645 已供物品:板,軟件