AVDD = 2.7 V to 5.25 V, DV
參數(shù)資料
型號(hào): EVAL-AD7793EBZ
廠商: Analog Devices Inc
文件頁(yè)數(shù): 31/33頁(yè)
文件大?。?/td> 0K
描述: BOARD EVALUATION FOR AD7793
標(biāo)準(zhǔn)包裝: 1
ADC 的數(shù)量: 1
位數(shù): 24
采樣率(每秒): 470
數(shù)據(jù)接口: 串行
輸入范圍: 0 ~ 5 V
在以下條件下的電源(標(biāo)準(zhǔn)): 2.5mW @ 470SPS
工作溫度: -40°C ~ 105°C
已用 IC / 零件: AD7793
已供物品: 板,纜線,CD
相關(guān)產(chǎn)品: AD7793BRU-ND - IC ADC 24BIT 3CH LP 16-TSSOP
AD7793BRUZ-REEL-ND - IC ADC 24BIT 3CH LP 16-TSSOP
AD7793BRUZ-ND - IC ADC 24BIT SIG-DEL 3CH 16TSSOP
AD7792/AD7793
Rev. B | Page 6 of 32
TIMING CHARACTERISTICS
AVDD = 2.7 V to 5.25 V, DVDD = 2.7 V to 5.25 V, GND = 0 V, Input Logic 0 = 0 V, Input Logic 1 = DVDD, unless otherwise noted.
Table 2.
Parameter1, 2
Limit at TMIN, TMAX (B Version)
Unit
Conditions/Comments
t3
100
ns min
SCLK high pulse width
t4
100
ns min
SCLK low pulse width
Read Operation
t1
0
ns min
CS falling edge to DOUT/RDY active time
60
ns max
DVDD = 4.75 V to 5.25 V
80
ns max
DVDD = 2.7 V to 3.6 V
t23
0
ns min
SCLK active edge to data valid delay4
60
ns max
DVDD = 4.75 V to 5.25 V
80
ns max
DVDD = 2.7 V to 3.6 V
10
ns min
Bus relinquish time after CS inactive edge
80
ns max
t6
0
ns min
SCLK inactive edge to CS inactive edge
t7
10
ns min
SCLK inactive edge to DOUT/RDY high
Write Operation
t8
0
ns min
CS falling edge to SCLK active edge setup time4
t9
30
ns min
Data valid to SCLK edge setup time
t10
25
ns min
Data valid to SCLK edge hold time
t11
0
ns min
CS rising edge to SCLK edge hold time
1 Sample tested during initial release to ensure compliance. All input signals are specified with tR = tF = 5 ns (10% to 90% of DVDD) and timed from a voltage level of 1.6 V.
2 See Figure 3 and Figure 4.
3 These numbers are measured with the load circuit shown in Figure 2 and defined as the time required for the output to cross the VOL or VOH limits.
4 SCLK active edge is falling edge of SCLK.
5 These numbers are derived from the measured time taken by the data output to change 0.5 V when loaded with the circuit shown in Figure 2. The measured number
is then extrapolated back to remove the effects of charging or discharging the 50 pF capacitor. This means that the times quoted in the timing characteristics are the
true bus relinquish times of the part and, as such, are independent of external bus loading capacitances.
6
RDY returns high after a read of the ADC. In single conversion mode and continuous conversion mode, the same data can be read again, if required, while RDY is high,
although care should be taken to ensure that subsequent reads do not occur close to the next output update. In continuous read mode, the digital word can be read
only once.
0
48
55
-0
02
ISINK (1.6mA WITH DVDD = 5V,
100A WITH DVDD = 3V)
ISOURCE (200A WITH DVDD = 5V,
100A WITH DVDD = 3V)
1.6V
TO
OUTPUT
PIN
50pF
Figure 2. Load Circuit for Timing Characterization
相關(guān)PDF資料
PDF描述
RCM15DCBD-S189 CONN EDGECARD 30POS R/A .156 SLD
0982660775 CBL 9POS 0.5MM JMPR TYPE A 5"
EVAL-AD7734EBZ BOARD EVALUATION FOR AD7734
SK471M100ST CAP ALUM 470UF 100V 20% RADIAL
0982660774 CBL 9POS 0.5MM JMPR TYPE D 5"
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EVAL-AD7793EBZ 制造商:Analog Devices 功能描述:EVAL BOARD, AD7793 3CH 24BIT ADC
EVAL-AD7793EBZ1 制造商:AD 制造商全稱:Analog Devices 功能描述:3-Channel, Low Noise, Low Power, 16-/24-Bit ?£-?? ADC with On-Chip In-Amp and Reference
EVAL-AD7794EB 制造商:Analog Devices 功能描述:EVALUATION BOARD I.C. - Bulk
EVAL-AD7794EBZ 功能描述:BOARD EVALUATION FOR AD7794 RoHS:是 類(lèi)別:編程器,開(kāi)發(fā)系統(tǒng) >> 評(píng)估板 - 模數(shù)轉(zhuǎn)換器 (ADC) 系列:- 產(chǎn)品培訓(xùn)模塊:Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:1 系列:- ADC 的數(shù)量:1 位數(shù):12 采樣率(每秒):94.4k 數(shù)據(jù)接口:USB 輸入范圍:±VREF/2 在以下條件下的電源(標(biāo)準(zhǔn)):- 工作溫度:-40°C ~ 85°C 已用 IC / 零件:MAX11645 已供物品:板,軟件
EVAL-AD7795 制造商:AD 制造商全稱:Analog Devices 功能描述:Evaluation Board for the AD7795 16-Bit, Low Power Sigma-Delta ADC (6 Channels)