參數(shù)資料
型號: ICS93718yFT
英文描述: DDR and SDRAM Buffer
中文描述: DDR和SDRAM緩沖區(qū)
文件頁數(shù): 6/8頁
文件大小: 104K
代理商: ICS93718YFT
6
ICS93718
0434D—10/10/03
Switching Waveforms
Duty Cycle Timing
SDRAM Buffer LH and HL Propagation Delay
INPUT
1.5V
1.5V
1.5V
1.5V
OUTPUT
t
6
t
7
t
1
t
2
1.5V
1.5V
1.5V
Switching Characteristics
DDR_Mode (SEL_DDR = 1), VDD = 2.5±5%
PARAMETER
Operating Frequency
Input clock duty cycle
Output to Output Skew
SYMBOL
CONDITION
MIN
66
40
TYP
133
50
80
49
50
MAX
200
60
100
52
53
UNITS
MHz
%
ps
%
%
d
tin
T
skew
D
C2
Output crossover skew DDR[0:11]
66MHz to 100MHz, w/loads
101MHz to 167MHz, w/loads
Measured between 20% and 80%
output, w/loads
48
47
Rise Time, Fall Time (DDR
Outputs)
trd, tfd
500
600
700
ps
Switching Characteristics
SD_Mode (SEL_DDR = 0), VDD = 3.3±5%
PARAMETER
Operating Frequency
Input clock duty cycle
Output to Output Skew
Duty cycle
Rise Time, Fall Time
(SDRAM Outputs)
SDRAM Buffer LH Prop.
Delay
1
SDRAM Bufer HL Prop.
Delay
1
Notes:
1. Refers to transition on non-inverting output.
2. While the pulse skew is almost constant over frequency, the duty cycle error increases at
higher frequencies. This is due to the formula: duty cycle=t2/t1, were the cycle (t1) decreases
as the frequency goes up.
SYMBOL
CONDITION
MIN
66
40
TYP
133
50
150
54
MAX
200
60
UNITS
MHz
%
ps
%
d
tin
T
skew
D
C
V
T
= 1.50V
66MHz to 200MHz
V
OL
= 0.4V, V
OH
= 2.4V, w/loads
2
trs, tfs
0.5
1.5
1.7
ns
t
PLH
Input edge greater than 1V/ns
2
2.5
ns
t
PHL
Input edge greater than 1V/ns
1.9
2.5
ns
Duty cycle
相關(guān)PDF資料
PDF描述
ICS93722 Low Cost DDR Phase Lock Loop Zero Delay Buffer
ICS93722YFLFT Low Cost DDR Phase Lock Loop Zero Delay Buffer
ICS93725 DDR and SDRAM Zero Delay Buffer
ICS93725YFT DDR and SDRAM Zero Delay Buffer
ICS93732G-T Low Cost DDR Phase Lock Loop Zero Delay Buffer
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ICS93722 制造商:ICS 制造商全稱:ICS 功能描述:Low Cost DDR Phase Lock Loop Zero Delay Buffer
ICS93722CFLF 功能描述:IC DDR PLL ZD BUFFER 28-SSOP RoHS:是 類別:集成電路 (IC) >> 時鐘/計時 - 專用 系列:- 標(biāo)準(zhǔn)包裝:28 系列:- 類型:時鐘/頻率發(fā)生器 PLL:是 主要目的:Intel CPU 服務(wù)器 輸入:時鐘 輸出:LVCMOS 電路數(shù):1 比率 - 輸入:輸出:3:22 差分 - 輸入:輸出:無/是 頻率 - 最大:400MHz 電源電壓:3.135 V ~ 3.465 V 工作溫度:0°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:64-TFSOP (0.240",6.10mm 寬) 供應(yīng)商設(shè)備封裝:64-TSSOP 包裝:管件
ICS93722CFLFT 功能描述:IC DDR PLL ZD BUFFER 28-SSOP RoHS:是 類別:集成電路 (IC) >> 時鐘/計時 - 專用 系列:- 標(biāo)準(zhǔn)包裝:28 系列:- 類型:時鐘/頻率發(fā)生器 PLL:是 主要目的:Intel CPU 服務(wù)器 輸入:時鐘 輸出:LVCMOS 電路數(shù):1 比率 - 輸入:輸出:3:22 差分 - 輸入:輸出:無/是 頻率 - 最大:400MHz 電源電壓:3.135 V ~ 3.465 V 工作溫度:0°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:64-TFSOP (0.240",6.10mm 寬) 供應(yīng)商設(shè)備封裝:64-TSSOP 包裝:管件
ICS93722YFLFT 制造商:ICS 制造商全稱:ICS 功能描述:Low Cost DDR Phase Lock Loop Zero Delay Buffer
ICS93725 制造商:ICS 制造商全稱:ICS 功能描述:DDR and SDRAM Zero Delay Buffer