參數(shù)資料
型號: IDT5V9950
廠商: Integrated Device Technology, Inc.
英文描述: Scan Test Devices With 18-Bit Bus Transceivers And Registers 64-LQFP -40 to 85
中文描述: 3.3V的可編程相偏PLL時鐘驅(qū)動器TURBOCLOCK
文件頁數(shù): 6/9頁
文件大?。?/td> 67K
代理商: IDT5V9950
6
INDUSTRIAL TEMPERATURE RANGE
IDT5V9950
3.3V PROGRAMMABLE SKEW PLL CLOCK DRIVER TURBOCLOCK II JR.
SWITCHING CHARACTERISTICS OV ER OPERATING RANGE
Symbol
F
NOM
t
RPWH
t
RPWL
t
U
t
SKEWPR
t
SKEW0
t
SKEW1
t
SKEW2
t
SKEW3
t
SKEW4
t
DEV
t
(
φ
)
t
ODCV
t
PWH
t
PWL
t
ORISE
t
OFALL
t
LOCK
t
CCJH
Parameter
VCO Frequency Range
REF Pulse Width HIGH
(1)
REF Pulse Width LOW
(1)
Programmable Skew Time Unit
Zero Output Matched-Pair Skew (xQ
0
, xQ
1
)
(2,3)
Zero Output Skew (All Outputs)
(4)
Output Skew (Rise-Rise, Fall-Fall, Same Class Outputs)
(5)
Output Skew (Rise-Fall, Nomnal-Inverted, Divided-Divided)
(5)
Output Skew (Rise-Rise, Fall-Fall, Different Class Outputs)
(5)
Output Skew (Rise-Fall, Nomnal-Divided, Divided-Inverted)
(2)
Device-to-Device Skew
(2,6)
REF Input to FB Static Phase Offset)
(7)
Output Duty Cycle Variation from50%
Output HIGH Time Deviation from50%
(8)
Output LOW Time Deviation from50%
(9)
Output Rise Time
Output Fall Time
PLL Lock Time
(10)
Cycle-to-Cycle Output Jitter (peak-to-peak)
(divide by 1 output frequency, FS = H, FB divide-by-n=1,2)
Cycle-to-Cycle Output Jitter (peak-to-peak)
(divide by 1 output frequency, FS = M)
Cycle-to-Cycle Output Jitter (peak-to-peak)
(divide by 1 output frequency, FS = L, F
REF
> 3MHz)
Min.
See Programmable Skew Range and Resolution Table
2
2
See Control Summary Table
50
0.1
0.1
0.2
0.15
0.3
0.25
1
0
0.15
0.7
0.15
0.7
Typ.
Max.
Unit
ns
ns
185
0.25
0.25
0.5
0.5
0.9
0.75
0.25
1
1.5
2
1.5
1.5
0.5
100
ps
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ms
t
CCJM
150
ps
t
CCJL
200
NOTES:
1.
2.
Refer to Input Timng Requirements table for more detail.
Skew is the time between the earliest and the latest output transition among all outputs for which the same t
U
delay has been selected when all are loaded with the specified
load.
t
SKEWPR
is the skew between a pair of outputs (xQ0 and xQ1) when all eight outputs are selected for 0t
U
.
t
SK(0)
is the skew between outputs when they are selected for 0t
U
.
There are 3 classes of outputs: Nomnal (multiple of t
U
delay), Inverted (4Q0 and 4Q1 only with 4F0 = 4F1 = HIGH), and Divided (3Qx and 4Qx only in Divide-by-2 or Divide-
by-4 mode). Test condition: nF0:1=MMis set on unused outputs.
t
DEV
is the output-to-output skew between any two devices operating under the same conditions (V
DDQ
, V
DD
, ambient temperature, air flow, etc.)
t
φ
is measured with REF input rise and fall times (from0.8V to 2V) of 0.5ns. Measured from1.5V on REF to 1.5V on FB.
Measured at 2V.
Measured at 0.8V.
10. t
LOCK
is the time that is required before synchronization is achieved. This specification is valid only after V
DD
/V
DDQ
is stable and within normal operating limts. This parameter
is measured fromthe application of a new signal or frequency at REF or FB until t
PD
is within specified limts.
3.
4.
5.
6.
7.
8.
9.
相關(guān)PDF資料
PDF描述
IDT5V9950PFI Scan Test Devices With 18-Bit Bus Transceivers And Registers 64-LQFP -40 to 85
IDT5V9955 Scan Test Devices With 18-Bit Bus Transceivers And Registers 64-LQFP -40 to 85
IDT5V995 3.3V PROGRAMMABLE SKEW PLL CLOCK DRIVER TURBOCLOCK
IDT5V995PFGI 3.3V PROGRAMMABLE SKEW PLL CLOCK DRIVER TURBOCLOCK
IDT5V995PFI 3.3V PROGRAMMABLE SKEW PLL CLOCK DRIVER TURBOCLOCK
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
IDT5V9950PFGI 功能描述:IC CLK DVR PLL 1:8 200MHZ 32TQFP RoHS:是 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘發(fā)生器,PLL,頻率合成器 系列:TurboClock™ II JR 標(biāo)準(zhǔn)包裝:1,000 系列:- 類型:時鐘/頻率合成器,扇出分配 PLL:- 輸入:- 輸出:- 電路數(shù):- 比率 - 輸入:輸出:- 差分 - 輸入:輸出:- 頻率 - 最大:- 除法器/乘法器:- 電源電壓:- 工作溫度:- 安裝類型:表面貼裝 封裝/外殼:56-VFQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:56-VFQFP-EP(8x8) 包裝:帶卷 (TR) 其它名稱:844S012AKI-01LFT
IDT5V9950PFGI8 功能描述:IC CLK DVR PLL 1:8 200MHZ 32TQFP RoHS:是 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘發(fā)生器,PLL,頻率合成器 系列:TurboClock™ II JR 標(biāo)準(zhǔn)包裝:1,000 系列:- 類型:時鐘/頻率合成器,扇出分配 PLL:- 輸入:- 輸出:- 電路數(shù):- 比率 - 輸入:輸出:- 差分 - 輸入:輸出:- 頻率 - 最大:- 除法器/乘法器:- 電源電壓:- 工作溫度:- 安裝類型:表面貼裝 封裝/外殼:56-VFQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:56-VFQFP-EP(8x8) 包裝:帶卷 (TR) 其它名稱:844S012AKI-01LFT
IDT5V9950PFI 功能描述:IC CLK DVR PLL 1:8 200MHZ 32TQFP RoHS:否 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘發(fā)生器,PLL,頻率合成器 系列:TurboClock™ II JR 標(biāo)準(zhǔn)包裝:1,000 系列:Precision Edge® 類型:時鐘/頻率合成器 PLL:無 輸入:CML,PECL 輸出:CML 電路數(shù):1 比率 - 輸入:輸出:2:1 差分 - 輸入:輸出:是/是 頻率 - 最大:10.7GHz 除法器/乘法器:無/無 電源電壓:2.375 V ~ 3.6 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-VFQFN 裸露焊盤,16-MLF? 供應(yīng)商設(shè)備封裝:16-MLF?(3x3) 包裝:帶卷 (TR) 其它名稱:SY58052UMGTRSY58052UMGTR-ND
IDT5V9955BFGI 功能描述:IC CLK DVR PLL 3.3 PROGR 96FBGA RoHS:是 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘發(fā)生器,PLL,頻率合成器 系列:TurboClock™ W 標(biāo)準(zhǔn)包裝:27 系列:Precision Edge® 類型:頻率合成器 PLL:是 輸入:PECL,晶體 輸出:PECL 電路數(shù):1 比率 - 輸入:輸出:1:1 差分 - 輸入:輸出:無/是 頻率 - 最大:800MHz 除法器/乘法器:是/無 電源電壓:3.135 V ~ 5.25 V 工作溫度:0°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:28-SOIC(0.295",7.50mm 寬) 供應(yīng)商設(shè)備封裝:28-SOIC 包裝:管件
IDT5V9955BFGI8 功能描述:IC CLK DVR PLL 3.3 PROGR 96FBGA RoHS:是 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘發(fā)生器,PLL,頻率合成器 系列:TurboClock™ W 標(biāo)準(zhǔn)包裝:27 系列:Precision Edge® 類型:頻率合成器 PLL:是 輸入:PECL,晶體 輸出:PECL 電路數(shù):1 比率 - 輸入:輸出:1:1 差分 - 輸入:輸出:無/是 頻率 - 最大:800MHz 除法器/乘法器:是/無 電源電壓:3.135 V ~ 5.25 V 工作溫度:0°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:28-SOIC(0.295",7.50mm 寬) 供應(yīng)商設(shè)備封裝:28-SOIC 包裝:管件