參數(shù)資料
型號: IDT72V70840DA
廠商: IDT, Integrated Device Technology Inc
文件頁數(shù): 3/20頁
文件大?。?/td> 0K
描述: IC DGTL SW 4096X4096 144-TQFP
標準包裝: 30
系列: 72V
類型: 多路復用器
電路: 1 x 32:32
獨立電路: 1
電壓電源: 單電源
電源電壓: 3 V ~ 3.6 V
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 144-LQFP
供應商設備封裝: 144-TQFP(20x20)
包裝: 托盤
其它名稱: 72V70840DA
11
COMMERCIALTEMPERATURERANGE
IDT72V70840 3.3V TIME SLOT INTERCHANGE
DIGITAL SWITCH 4,096 x 4,096
JTAG SUPPORT
The IDT72V70840 JTAG interface conforms to the Boundary-Scan stan-
dard IEEE-1149.1. This standard specifies a design-for-testability technique
called Boundary-Scan test (BST). The operation of the boundary-scan
circuitry is controlled by an external test access port (TAP) Controller.
TEST ACCESS PORT (TAP)
The Test Access Port (TAP) provides access to the test functions of the
IDT72V70840. It consists of three input pins and one output pin.
Test Clock Input (TCK)
TCK provides the clock for the test logic. The TCK does not interfere with
any on-chip clock and thus remain independent. The TCK permits shifting of
test data into or out of the Boundary-Scan register cells concurrently with the
operation of the device and without interfering with the on-chip logic.
Test Mode Select Input (TMS)
The logic signals received at the TMS input are interpreted by the TAP
Controller to control the test operations. The TMS signals are sampled at the
rising edge of the TCK pulse. This pin is internally pulled to VCC when it is not
driven from an external source.
Test Data Input (TDI)
Serial input data applied to this port is fed either into the instruction register
or into a test data register, depending on the sequence previously applied to
the TMS input. Both registers are described in a subsequent section. The
received input data is sampled at the rising edge of TCK pulses. This pin is
internally pulled to VCC when it is not driven from an external source.
Test Data Output (TDO)
Depending on the sequence previously applied to the TMS input, the
contentsofeithertheinstructionregisterordataregisterareseriallyshiftedout
towards the TDO. The data out of the TDO is clocked on the falling edge of the
TCKpulses.Whennodataisshiftedthroughtheboundaryscancells,theTDO
driver is set to a high impedance state.
Test Reset (
TRST)
Reset the JTAG scan structure. This pin is internally pulled to VCC.
INSTRUCTION REGISTER
In accordance with the IEEE-1149.1 standard, the IDT72V70840 uses
public instructions. The IDT72V70840 JTAG Interface contains a two-bit
instruction register. Instructions are serially loaded into the instruction register
from the TDI when the TAP Controller is in its shifted-IR state. Subsequently,
theinstructionsaredecodedtoachievetwobasicfunctions:toselectthetestdata
registerthatmayoperatewhiletheinstructioniscurrent,andtodefinetheserial
testdataregisterpath,whichisusedtoshiftdatabetweenTDIandTDOduring
data register scanning. See Table below for Instruction decoding.
Value
Instruction
Function
11
Bypass
Select Bypass Register
10
Sample/Preload
Select Boundary Scan Register
01
Sample/Preload
Select Boundary Scan Register
00
EXTEST
Select Boundary Scan Register
TEST DATA REGISTER
As specified in IEEE-1149.1, the IDT72V70840 JTAG Interface contains
two test data registers:
The Boundary-Scan register
The Boundary-Scan register consists of a series of Boundary-Scan cells
arranged to form a scan path around the boundary of the IDT72V70840 core
logic.
The Bypass Register
The Bypass register is a single stage shift register that provides a one-bit
path from TDI to its TDO. The IDT72V70840 boundary scan register bits are
showninTable10.Bit0isthefirstbitclockedout.Allthree-stateenablebitsare
active high.
JTAG Instruction Register Decoding
相關PDF資料
PDF描述
IDT72V71643BC8 IC DGTL SW 4096X4096 144-BGA
DS3904U-020+T&R IC POT NV TRIPLE 128POS 8-USOP
MS3106R24-79P CONN PLUG 5POS STRAIGHT W/PINS
IDT72V90823BC IC DGTL SW 2048X2048 100-BGA
MS3450W28-9PZ CONN RCPT 12POS WALL MNT W/PINS
相關代理商/技術參數(shù)
參數(shù)描述
IDT72V70840DAG 功能描述:IC DGTL SW 4096X4096 144-TQFP RoHS:是 類別:集成電路 (IC) >> 邏輯 - 信號開關,多路復用器,解碼器 系列:72V 標準包裝:48 系列:74VHC 類型:多路復用器 電路:4 x 2:1 獨立電路:1 輸出電流高,低:8mA,8mA 電壓電源:單電源 電源電壓:2 V ~ 5.5 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-SOIC(0.154",3.90mm 寬) 供應商設備封裝:16-SOIC 包裝:管件
IDT72V71623BC 功能描述:IC DGTL SW 2048X2048 144-BGA RoHS:否 類別:集成電路 (IC) >> 邏輯 - 信號開關,多路復用器,解碼器 系列:72V 標準包裝:48 系列:74VHC 類型:多路復用器 電路:4 x 2:1 獨立電路:1 輸出電流高,低:8mA,8mA 電壓電源:單電源 電源電壓:2 V ~ 5.5 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-SOIC(0.154",3.90mm 寬) 供應商設備封裝:16-SOIC 包裝:管件
IDT72V71623BC8 功能描述:IC DGTL SW 2048X2048 144-BGA RoHS:否 類別:集成電路 (IC) >> 邏輯 - 信號開關,多路復用器,解碼器 系列:72V 標準包裝:48 系列:74VHC 類型:多路復用器 電路:4 x 2:1 獨立電路:1 輸出電流高,低:8mA,8mA 電壓電源:單電源 電源電壓:2 V ~ 5.5 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-SOIC(0.154",3.90mm 寬) 供應商設備封裝:16-SOIC 包裝:管件
IDT72V71623BCG 功能描述:IC DGTL SW 2048X2048 144-BGA RoHS:是 類別:集成電路 (IC) >> 邏輯 - 信號開關,多路復用器,解碼器 系列:72V 標準包裝:48 系列:74VHC 類型:多路復用器 電路:4 x 2:1 獨立電路:1 輸出電流高,低:8mA,8mA 電壓電源:單電源 電源電壓:2 V ~ 5.5 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-SOIC(0.154",3.90mm 寬) 供應商設備封裝:16-SOIC 包裝:管件
IDT72V71623BCG8 功能描述:IC DGTL SW 2048X2048 144-BGA RoHS:是 類別:集成電路 (IC) >> 邏輯 - 信號開關,多路復用器,解碼器 系列:72V 標準包裝:48 系列:74VHC 類型:多路復用器 電路:4 x 2:1 獨立電路:1 輸出電流高,低:8mA,8mA 電壓電源:單電源 電源電壓:2 V ~ 5.5 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-SOIC(0.154",3.90mm 寬) 供應商設備封裝:16-SOIC 包裝:管件