參數(shù)資料
型號(hào): IDT74FCT388915T100PY
廠商: INTEGRATED DEVICE TECHNOLOGY INC
元件分類: 時(shí)鐘及定時(shí)
英文描述: 3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER WITH (3-STATE)
中文描述: FCT SERIES, PLL BASED CLOCK DRIVER, 7 TRUE OUTPUT(S), 1 INVERTED OUTPUT(S), PDSO28
封裝: SSOP-28
文件頁數(shù): 7/11頁
文件大?。?/td> 145K
代理商: IDT74FCT388915T100PY
IDT54/74FCT388915T 70/100/133/150
3.3V LOW SKEW PLL-BASED CLOCK DRIVER
MILITARY AND COMMERCIAL TEMPERATURE RANGES
9.8
7
Figure 2. Recommended Loop Filter and Analog Isolation Scheme for the FCT388915T
NOTES:
1. Figure 2 shows a loop filter and analog isolation scheme which will be effective in most applications. The following guidelines should be followed to ensure
stable and jitter-free operation:
a.
All loop filter and analog isolation components should be tied as close to the package as possible. Stray current passing through the parasitics of
long traces can cause undesirable voltage transients at the LF pin.
The 10
μ
F low frequency bypass capacitor and the 0.1
μ
F high frequency bypass capacitor form a wide bandwidth filter that will minimize the
388915T's sensitivity to voltage transients from the system digital V
CC
supply and ground planes.
If good bypass techniques are used on a board design near components which may cause digital V
CC
and ground noise, V
CC
step deviations should
not occur at the 388915T's digital V
CC
supply. The purpose of the bypass filtering scheme shown in figure 2 is to give the 388915T additional
protection from the power supply and ground plane transients that can occur in a high frequency, high speed digital system.
The loop filter capacitor (0.1
μ
F) can be a ceramic chip capacitor, the same as a standard bypass capacitor.
2. In addition to the bypass capacitors used in the analog filter of figure 2 there should be a 0.1
μ
F bypass capacitor between each of the other (digital) four
V
CC
pins and the board ground plane. This will reduce output switching noise caused by the 388915T outputs, in addition to reducing potential for noise
in the "analog" section of the chip. These bypass capacitors should also be tied as close to the 388915T package as possible.
b.
c.
BOARD V
CC
0.1
μ
F (Loop
Filter Cap)
Analog loop filter
section of the
FCT388915T
0.1
μ
F
High
Freq.
Bypass
10
μ
F
Low
Freq.
Bypass
BOARD GND
ANALOG V
CC
ANALOG GND
LF
A separate Analog power supply
is not necessary and should not
be used. Following these
prescribed guidelines is all that is
necessary to use the FCT388915
in a normal digital environment.
3052 drw 12
相關(guān)PDF資料
PDF描述
IDT74FCT388915T100PYB 3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER WITH (3-STATE)
IDT74FCT388915T133 3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER WITH (3-STATE)
IDT74FCT388915T133J 3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER WITH (3-STATE)
IDT74FCT388915T133JB 3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER WITH (3-STATE)
IDT74FCT388915T133L 3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER WITH (3-STATE)
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
IDT74FCT388915T150PY 制造商:Integrated Device Technology Inc 功能描述:
IDT74FCT388915T70J 制造商:Integrated Device Technology Inc 功能描述:EIGHT DISTRIBUTED-OUTPUT CLOCK DRIVER, 28 Pin, Plastic, PLCC
IDT74FCT388915T70PY 制造商:Integrated Device Technology 功能描述:74FCT 70MHz 10 to 70MHz Tray
IDT74FCT388915TBJG 功能描述:IC PLL CLK GENERATOR 3ST 28-PLCC RoHS:是 類別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 時(shí)鐘發(fā)生器,PLL,頻率合成器 系列:74FCT 標(biāo)準(zhǔn)包裝:1,000 系列:- 類型:時(shí)鐘/頻率合成器,扇出分配 PLL:- 輸入:- 輸出:- 電路數(shù):- 比率 - 輸入:輸出:- 差分 - 輸入:輸出:- 頻率 - 最大:- 除法器/乘法器:- 電源電壓:- 工作溫度:- 安裝類型:表面貼裝 封裝/外殼:56-VFQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:56-VFQFP-EP(8x8) 包裝:帶卷 (TR) 其它名稱:844S012AKI-01LFT
IDT74FCT388915TBJG8 功能描述:IC PLL CLK GENERATOR 3ST 28-PLCC RoHS:是 類別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 時(shí)鐘發(fā)生器,PLL,頻率合成器 系列:74FCT 標(biāo)準(zhǔn)包裝:1,000 系列:- 類型:時(shí)鐘/頻率合成器,扇出分配 PLL:- 輸入:- 輸出:- 電路數(shù):- 比率 - 輸入:輸出:- 差分 - 輸入:輸出:- 頻率 - 最大:- 除法器/乘法器:- 電源電壓:- 工作溫度:- 安裝類型:表面貼裝 封裝/外殼:56-VFQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:56-VFQFP-EP(8x8) 包裝:帶卷 (TR) 其它名稱:844S012AKI-01LFT