參數(shù)資料
型號: IDT89HPES24NT3ZBBX
廠商: IDT, Integrated Device Technology Inc
文件頁數(shù): 3/31頁
文件大?。?/td> 0K
描述: IC PCI SW 24LANE 3PORT 420-SBGA
標準包裝: 40
系列: PRECISE™
類型: PCI Express 開關 - Gen1
應用: 服務器,儲存,通信,嵌入式,消費品
安裝類型: 表面貼裝
封裝/外殼: 420-LBGA
供應商設備封裝: 420-SBGA(27x27)
包裝: 托盤
其它名稱: 89HPES24NT3ZBBX
11 of 31
January 5, 2009
IDT 89HPES24NT3 Data Sheet
System Clock Parameters
Values based on systems running at recommended supply voltages and operating temperatures, as shown in Tables 12 and 13.
AC Timing Characteristics
Parameter
Description
Min
Typical
Max
Unit
RefclkFREQ
Input reference clock frequency range
100
1251
1. The input clock frequency will be either 100 or 125 MHz depending on signal REFCLKM.
MHz
RefclkDC2
2. ClkIn must be AC coupled. Use 0.01 — 0.1 F ceramic capacitors.
Duty cycle of input clock
40
50
60
%
TR, TF
Rise/Fall time of input clocks
0.2*RCUI
RCUI3
3. RCUI (Reference Clock Unit Interval) refers to the reference clock period.
VSW
Differential input voltage swing4
4. AC coupling required.
0.6
1.6
V
Tjitter
Input clock jitter (cycle-to-cycle)
125
ps
RT
Termination Resistor
110
Ohms
Table 8 Input Clock Requirements
Parameter
Description
Min1
Typical1
Max1
Units
PCIe Transmit
UI
Unit Interval
399.88
400
400.12
ps
TTX-EYE
Minimum Tx Eye Width
0.7
.9
UI
TTX-EYE-MEDIAN-to-
MAX-JITTER
Maximum time between the jitter median and maximum
deviation from the median
0.15
UI
TTX-RISE, TTX-FALL D+ / D- Tx output rise/fall time
50
90
ps
TTX- IDLE-MIN
Minimum time in idle
50
UI
TTX-IDLE-SET-TO-
IDLE
Maximum time to transition to a valid Idle after sending
an Idle ordered set
20
UI
TTX-IDLE-TO-DIFF-
DATA
Maximum time to transition from valid idle to diff data
20
UI
TTX-SKEW
Transmitter data skew between any 2 lanes
500
1300
ps
PCIe Receive
UI
Unit Interval
399.88
400
400.12
ps
TRX-EYE (with jitter)
Minimum Receiver Eye Width (jitter tolerance)
0.4
UI
Table 9 PCIe AC Timing Characteristics (Part 1 of 2)
相關PDF資料
PDF描述
LT1764AET#31PBF IC REG LDO ADJ 3A TO220-5
LT1764AET#30PBF IC REG LDO ADJ 3A TO220-5
MIC5322-PMYMT TR IC REG LDO 3V/2.8V .15A 6TMLF
MIC5322-NNYMT TR IC REG LDO 2.85V .15A 6TMLF
HSC44DRYS CONN EDGECARD 88POS DIP .100 SLD
相關代理商/技術(shù)參數(shù)
參數(shù)描述
IDT89HPES24NT3ZBBX8 功能描述:IC PCI SW 24LANE 3PORT 420-SBGA RoHS:否 類別:集成電路 (IC) >> 專用 IC 系列:PRECISE™ 產(chǎn)品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:1 系列:- 類型:調(diào)幀器 應用:數(shù)據(jù)傳輸 安裝類型:表面貼裝 封裝/外殼:400-BBGA 供應商設備封裝:400-PBGA(27x27) 包裝:散裝
IDT89HPES24NT3ZBBXG 功能描述:IC PCI SW 24LANE 3PORT 420-SBGA RoHS:是 類別:集成電路 (IC) >> 專用 IC 系列:PRECISE™ 產(chǎn)品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:1 系列:- 類型:調(diào)幀器 應用:數(shù)據(jù)傳輸 安裝類型:表面貼裝 封裝/外殼:400-BBGA 供應商設備封裝:400-PBGA(27x27) 包裝:散裝
IDT89HPES24NT3ZBBXG8 功能描述:IC PCI SW 24LANE 3PORT 420-SBGA RoHS:是 類別:集成電路 (IC) >> 專用 IC 系列:PRECISE™ 產(chǎn)品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:1 系列:- 類型:調(diào)幀器 應用:數(shù)據(jù)傳輸 安裝類型:表面貼裝 封裝/外殼:400-BBGA 供應商設備封裝:400-PBGA(27x27) 包裝:散裝
IDT89HPES24T3G2ZBAL 功能描述:IC PCI SW 24LANE 3PORT 324-FCBGA RoHS:否 類別:集成電路 (IC) >> 專用 IC 系列:PRECISE™ 產(chǎn)品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:1 系列:- 類型:調(diào)幀器 應用:數(shù)據(jù)傳輸 安裝類型:表面貼裝 封裝/外殼:400-BBGA 供應商設備封裝:400-PBGA(27x27) 包裝:散裝
IDT89HPES24T3G2ZBAL8 功能描述:IC PCI SW 24LANE 3PORT 324-FCBGA RoHS:否 類別:集成電路 (IC) >> 專用 IC 系列:PRECISE™ 產(chǎn)品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:1 系列:- 類型:調(diào)幀器 應用:數(shù)據(jù)傳輸 安裝類型:表面貼裝 封裝/外殼:400-BBGA 供應商設備封裝:400-PBGA(27x27) 包裝:散裝